## STM32L451xx # Ultra-low-power Arm<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit MCU+FPU, 100DMIPS, up to 512KB Flash, 160KB SRAM, analog, audio Datasheet - production data #### **Features** - Ultra-low-power with FlexPowerControl - 1.71 V to 3.6 V power supply - -40 °C to 85/125 °C temperature range - 145 nA in V<sub>BAT</sub> mode: supply for RTC and 32x32-bit backup registers - 22 nA Shutdown mode (5 wakeup pins) - 106 nA Standby mode (5 wakeup pins) - 375 nA Standby mode with RTC - 2.05 μA Stop 2 mode, 2.40 μA with RTC - 84 μA/MHz run mode - Batch acquisition mode (BAM) - 4 μs wakeup from Stop mode - Brown out reset (BOR) - Interconnect matrix - Core: Arm<sup>®</sup> 32-bit Cortex<sup>®</sup>-M4 CPU with FPU, Adaptive real-time accelerator (ART Accelerator<sup>™</sup>) allowing 0-wait-state execution from Flash memory, frequency up to 80 MHz, MPU, 100DMIPS and DSP instructions - Performance benchmark - 1.25 DMIPS/MHz (Drystone 2.1) - 273.55 CoreMark<sup>®</sup> (3.42 CoreMark/MHz @ 80 MHz) - · Energy benchmark - 174.5 ULPBench<sup>®</sup> score - Clock Sources - 4 to 48 MHz crystal oscillator - 32 kHz crystal oscillator for RTC (LSE) - Internal 16 MHz factory-trimmed RC (±1%) - Internal low-power 32 kHz RC (±5%) - Internal multispeed 100 kHz to 48 MHz oscillator, auto-trimmed by LSE (better than ±0.25 % accuracy) - Internal 48 MHz with clock recovery - 2 PLLs for system clock, audio, ADC LQFP100 (14x14) UFBGA100 (7×7) WLCSP64 UFQFPN48 (7x7) LQFP64 (10x10) UFBGA64 (5x5) - Up to 83 fast I/Os, most 5 V-tolerant - · RTC with HW calendar, alarms and calibration - Up to 21 capacitive sensing channels: support touchkey, linear and rotary touch sensors - 12x timers: 1x 16-bit advanced motor-control, 1x 32-bit and 3x 16-bit general purpose, 2x 16bit basic, 2x low-power 16-bit timers (available in Stop mode), 2x watchdogs, SysTick timer - Memories - Up to 512 KB single bank Flash, proprietary code readout protection - 160 KB of SRAM including 32 KB with hardware parity check - Quad SPI memory interface - Rich analog peripherals (independent supply) - 1x 12-bit ADC 5 Msps, up to 16-bit with hardware oversampling, 200 μA/Msps - 1x 12-bit DAC output channels, low-power sample and hold - 1x operational amplifier with built-in PGA - 2x ultra-low-power comparators - Accurate 2.5 V or 2.048 V reference voltage buffered output - 16x communication interfaces - 1x SAI (serial audio interface) - 4x I2C FM+(1 Mbit/s), SMBus/PMBus - 3x USARTs (ISO 7816, LIN, IrDA, modem) - 1x UART (LIN, IrDA, modem) - 1x LPUART (Stop 2 wake-up) - 3x SPIs (and 1x Quad SPI) - CAN (2.0B Active) and SDMMC interface - IRTIM (Infrared interface) - 14-channel DMA controller - True random number generator - CRC calculation unit, 96-bit unique ID - Development support: serial wire debug (SWD), JTAG, Embedded Trace Macrocell™ - All packages are ECOPACK2<sup>®</sup> compliant ## **Table 1. Device summary** | Reference | Part numbers | |-------------|------------------------------------------------------------------------------| | STM32L451xx | STM32L451CC, STM32L451RC, STM32L451VC, STM32L451CE, STM32L451RE, STM32L451VE | STM32L451xx Contents ## **Contents** | introd | duction | | 12 | |--------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Desci | ription . | | 13 | | Funct | tional o | verview | 17 | | 3.1 | Arm <sup>®</sup> C | Cortex <sup>®</sup> -M4 core with FPU | 17 | | 3.2 | Adaptiv | e real-time memory accelerator (ART Accelerator™) | 17 | | 3.3 | Memory | y protection unit | 17 | | 3.4 | Embed | ded Flash memory | 18 | | 3.5 | Embed | ded SRAM | 19 | | 3.6 | Firewal | l | 19 | | 3.7 | Boot me | odes | 20 | | 3.8 | Cyclic r | edundancy check calculation unit (CRC) | 20 | | 3.9 | | | | | | 3.9.1 | Power supply schemes | 20 | | | 3.9.2 | Power supply supervisor | 22 | | | 3.9.3 | Voltage regulator | 23 | | | 3.9.4 | Low-power modes | 23 | | | 3.9.5 | | | | | 3.9.6 | • | | | 3.10 | Intercor | nnect matrix | 32 | | 3.11 | Clocks | and startup | 34 | | 3.12 | Genera | I-purpose inputs/outputs (GPIOs) | 37 | | 3.13 | Direct n | nemory access controller (DMA) | 37 | | 3.14 | Interrup | ots and events | 38 | | | 3.14.1 | Nested vectored interrupt controller (NVIC) | 38 | | | 3.14.2 | Extended interrupt/event controller (EXTI) | 38 | | 3.15 | Analog | to digital converter (ADC) | 39 | | | 3.15.1 | Temperature sensor | 39 | | | 3.15.2 | | | | | 3.15.3 | | | | 3.16 | Digital t | to analog converter (DAC) | 40 | | | Funct 3.1 3.2 3.3 3.4 3.5 3.6 3.7 3.8 3.9 3.10 3.11 3.12 3.13 3.14 3.15 | Description Functional or 3.1 3.1 Arm® C 3.2 Adaptive C 3.3 Memory C 3.4 Embed 3.5 Embed 3.6 Firewal 3.7 Boot me 3.8 Cyclic r 3.9.1 3.9.2 3.9.3 3.9.4 3.9.5 3.9.6 3.10 Intercord 3.11 Clocks 3.12 General 3.13 Direct r 3.14.1 3.14.1 3.14.2 3.15.1 3.15.2 3.15.3 | Functional overview 3.1 Arm® Cortex®-M4 core with FPU 3.2 Adaptive real-time memory accelerator (ART Accelerator™) 3.3 Memory protection unit 3.4 Embedded Flash memory 3.5 Embedded SRAM 3.6 Firewall 3.7 Boot modes 3.8 Cyclic redundancy check calculation unit (CRC) 3.9 Power supply management 3.9.1 Power supply schemes 3.9.2 Power supply supervisor 3.9.3 Voltage regulator 3.9.4 Low-power modes 3.9.5 Reset mode 3.9.6 VBAT operation 3.10 Interconnect matrix 3.11 Clocks and startup 3.12 General-purpose inputs/outputs (GPIOs) 3.13 Direct memory access controller (DMA) 3.14 Interrupts and events 3.14.1 Nested vectored interrupt controller (NVIC) 3.14.2 Extended interrupt/event controller (EXTI) 3.15.1 Temperature sensor 3.15.2 Internal voltage reference (VREFINT) 3.15.3 VBAT battery voltage monitoring | | | 3.17 | Voltage reference buffer (VREFBUF) | 41 | |---|-------|-------------------------------------------------------------------|------| | | 3.18 | Comparators (COMP) | 42 | | | 3.19 | Operational amplifier (OPAMP) | 42 | | | 3.20 | Touch sensing controller (TSC) | 42 | | | 3.21 | Digital filter for Sigma-Delta Modulators (DFSDM) | 43 | | | 3.22 | Random number generator (RNG) | 45 | | | 3.23 | Timers and watchdogs | 45 | | | | 3.23.1 Advanced-control timer (TIM1) | . 46 | | | | 3.23.2 General-purpose timers (TIM2, TIM3, TIM15, TIM16) | . 46 | | | | 3.23.3 Basic timer (TIM6) | . 46 | | | | 3.23.4 Low-power timer (LPTIM1 and LPTIM2) | . 47 | | | | 3.23.5 Infrared interface (IRTIM) | . 47 | | | | 3.23.6 Independent watchdog (IWDG) | . 47 | | | | 3.23.7 System window watchdog (WWDG) | | | | | 3.23.8 SysTick timer | | | | 3.24 | Real-time clock (RTC) and backup registers | | | | 3.25 | Inter-integrated circuit interface (I <sup>2</sup> C) | 49 | | | 3.26 | Universal synchronous/asynchronous receiver transmitter (USART) | 50 | | | 3.27 | Low-power universal asynchronous receiver transmitter (LPUART) | 51 | | | 3.28 | Serial peripheral interface (SPI) | 52 | | | 3.29 | Serial audio interfaces (SAI) | 52 | | | 3.30 | Controller area network (CAN) | 53 | | | 3.31 | Secure digital input/output and MultiMediaCards Interface (SDMMC) | 53 | | | 3.32 | Clock recovery system (CRS) | 54 | | | 3.33 | Quad SPI memory interface (QUADSPI) | 54 | | | 3.34 | Development support | | | | | 3.34.1 Serial wire JTAG debug port (SWJ-DP) | . 56 | | | | 3.34.2 Embedded Trace Macrocell™ | . 56 | | 4 | Pino | uts and pin description | 57 | | 5 | Mem | ory mapping | 82 | | 6 | Elect | rical characteristics | 86 | | | 6.1 | Parameter conditions | | | | | | | | | 044 | Minimum and manimum values | |-----|---------|--------------------------------------------------------------------------| | | 6.1.1 | Minimum and maximum values | | | 6.1.2 | Typical values | | | 6.1.3 | Typical curves | | | 6.1.4 | Loading capacitor | | | 6.1.5 | Pin input voltage | | | 6.1.6 | Power supply scheme | | | 6.1.7 | Current consumption measurement | | 6.2 | Absolut | te maximum ratings | | 6.3 | Operati | ing conditions 90 | | | 6.3.1 | General operating conditions | | | 6.3.2 | Operating conditions at power-up / power-down | | | 6.3.3 | Embedded reset and power control block characteristics 91 | | | 6.3.4 | Embedded voltage reference | | | 6.3.5 | Supply current characteristics | | | 6.3.6 | Wakeup time from low-power modes and voltage scaling transition times | | | 6.3.7 | External clock source characteristics | | | 6.3.8 | Internal clock source characteristics | | | 6.3.9 | PLL characteristics | | | 6.3.10 | Flash memory characteristics | | | 6.3.11 | EMC characteristics | | | 6.3.12 | Electrical sensitivity characteristics | | | 6.3.13 | I/O current injection characteristics | | | 6.3.14 | I/O port characteristics | | | 6.3.15 | NRST pin characteristics | | | 6.3.16 | Extended interrupt and event controller input (EXTI) characteristics 138 | | | 6.3.17 | Analog switches booster | | | 6.3.18 | Analog-to-Digital converter characteristics | | | 6.3.19 | Digital-to-Analog converter characteristics | | | 6.3.20 | Voltage reference buffer characteristics | | | 6.3.21 | Comparator characteristics | | | 6.3.22 | Operational amplifiers characteristics | | | 6.3.23 | Temperature sensor characteristics | | | 6.3.24 | V <sub>BAT</sub> monitoring characteristics | | | 6.3.25 | Timer characteristics | | | 6.3.26 | Communication interfaces characteristics | Contents STM32L451xx | 7 | Packa | age info | rmation | 178 | |---|-------|----------|-----------------------------------------|-----| | | 7.1 | LQFP10 | 00 package information | 178 | | | 7.2 | UFBGA | 100 package information | 181 | | | 7.3 | LQFP64 | 1 package information | 184 | | | 7.4 | UFBGA | 64 package information | 186 | | | 7.5 | WLCSF | 64 package information | 189 | | | 7.6 | UFQFP | N48 package information | 192 | | | 7.7 | Therma | I characteristics | 195 | | | | 7.7.1 | Reference document | 195 | | | | 7.7.2 | Selecting the product temperature range | 195 | | 8 | Order | ing info | ormation | 198 | | 9 | Revis | ion hist | cory | 199 | STM32L451xx List of tables # List of tables | Table 1. | Device summary | | |-----------|----------------------------------------------------------------------------------|-------| | Table 2. | STM32L451xx family device features and peripheral counts | 14 | | Table 3. | Access status versus readout protection level and execution modes | | | Table 4. | STM32L451xx modes overview | 24 | | Table 5. | Functionalities depending on the working mode | 29 | | Table 6. | STM32L451xx peripherals interconnect matrix | 32 | | Table 7. | DMA implementation | 37 | | Table 8. | Temperature sensor calibration values | | | Table 9. | Internal voltage reference calibration values | | | Table 10. | DFSDM1 implementation | | | Table 11. | Timer feature comparison | | | Table 12. | I2C implementation | | | Table 13. | STM32L451xx USART/UART/LPUART features | | | Table 14. | SAI implementation | | | Table 15. | Legend/abbreviations used in the pinout table | | | Table 16. | STM32L451xx pin definitions | | | Table 17. | Alternate function AF0 to AF7 | | | Table 17. | Alternate function AF8 to AF15. | | | Table 19. | STM32L451xx memory map and peripheral register boundary addresses | | | Table 19. | Voltage characteristics | | | Table 20. | Current characteristics | | | | | | | Table 22. | Thermal characteristics | | | Table 23. | General operating conditions | | | Table 24. | Operating conditions at power-up / power-down | | | Table 25. | Embedded reset and power control block characteristics | | | Table 26. | Embedded internal voltage reference | 93 | | Table 27. | Current consumption in Run and Low-power run modes, code with data processing | 00 | | T-1-1- 00 | running from Flash, ART enable (Cache ON Prefetch OFF) | 96 | | Table 28. | Current consumption in Run and Low-power run modes, code with data processing | ^- | | T 11 00 | running from Flash, ART disable | 97 | | Table 29. | Current consumption in Run and Low-power run modes, code with data processing | | | | running from SRAM1 | 98 | | Table 30. | Typical current consumption in Run and Low-power run modes, with different codes | | | | running from Flash, ART enable (Cache ON Prefetch OFF) | 99 | | Table 31. | Typical current consumption in Run and Low-power run modes, with different codes | | | | running from Flash, ART disable | . 100 | | Table 32. | Typical current consumption in Run and Low-power run modes, with different codes | | | | running from SRAM1 | | | Table 33. | Current consumption in Sleep and Low-power sleep modes, Flash ON | | | Table 34. | Current consumption in Low-power sleep modes, Flash in power-down | | | Table 35. | Current consumption in Stop 2 mode | | | Table 36. | Current consumption in Stop 1 mode | . 104 | | Table 37. | Current consumption in Stop 0 | . 105 | | Table 38. | Current consumption in Standby mode | . 106 | | Table 39. | Current consumption in Shutdown mode | . 107 | | Table 40. | Current consumption in VBAT mode | . 108 | | Table 41. | Peripheral current consumption | | | Table 42. | Low-power mode wakeup timings | | | | | | List of tables STM32L451xx | Table 43. | Regulator modes transition times | | |-------------|--------------------------------------------------------------------------|------| | Table 44. | Wakeup time using USART/LPUART | | | Table 45. | High-speed external user clock characteristics | | | Table 46. | Low-speed external user clock characteristics | | | Table 47. | HSE oscillator characteristics | 11/ | | Table 48. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | 118 | | Table 49. | HSI16 oscillator characteristics | | | Table 50. | MSI oscillator characteristics | | | Table 51. | HSI48 oscillator characteristics | | | Table 52. | LSI oscillator characteristics | | | Table 53. | PLL, PLLSAI1 characteristics | | | Table 54. | Flash memory characteristics | | | Table 55. | Flash memory endurance and data retention | | | Table 56. | EMS characteristics | | | Table 57. | EMI characteristics | | | Table 58. | ESD absolute maximum ratings | | | Table 59. | Electrical sensitivities | | | Table 60. | I/O current injection susceptibility | 131 | | Table 61. | I/O static characteristics | | | Table 62. | Output voltage characteristics | 134 | | Table 63. | I/O AC characteristics | 135 | | Table 64. | NRST pin characteristics | 137 | | Table 65. | EXTI Input Characteristics | 138 | | Table 66. | Analog switches booster characteristics | 138 | | Table 67. | ADC characteristics | 139 | | Table 68. | Maximum ADC RAIN | 141 | | Table 69. | ADC accuracy - limited test conditions 1 | 143 | | Table 70. | ADC accuracy - limited test conditions 2 | 145 | | Table 71. | ADC accuracy - limited test conditions 3 | | | Table 72. | ADC accuracy - limited test conditions 4 | 149 | | Table 73. | DAC characteristics | | | Table 74. | DAC accuracy | 155 | | Table 75. | VREFBUF characteristics | | | Table 76. | COMP characteristics | | | Table 77. | OPAMP characteristics | | | Table 78. | TS characteristics | | | Table 79. | V <sub>BAT</sub> monitoring characteristics | | | Table 80. | V <sub>BAT</sub> charging characteristics | | | Table 81. | TIMx characteristics | | | Table 82. | IWDG min/max timeout period at 32 kHz (LSI) | | | Table 83. | WWDG min/max timeout value at 80 MHz (PCLK) | | | Table 84. | I2C analog filter characteristics | | | Table 85. | SPI characteristics | | | Table 86. | Quad SPI characteristics in SDR mode | | | Table 87. | QUADSPI characteristics in DDR mode | | | Table 88. | SAI characteristics | | | Table 89. | SD / MMC dynamic characteristics, VDD=2.7 V to 3.6 V | | | Table 90. | eMMC dynamic characteristics, VDD = 1.71 V to 1.9 V | | | Table 91. | LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package | ., 0 | | . 22.2 0 1. | mechanical data | 178 | | Table 92. | UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid | | | | array package mechanical data | 181 | STM32L451xx List of tables | Table 93. | UFBGA100 recommended PCB design rules (0.5 mm pitch BGA) | 182 | |------------|------------------------------------------------------------------------------------|-----| | Table 94. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat | | | | package mechanical data | 184 | | Table 95. | UFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch ultra profile fine pitch ball grid array | | | | package mechanical data | 187 | | Table 96. | UFBGA64 recommended PCB design rules (0.5 mm pitch BGA) | 187 | | Table 97. | WLCSP64 - 64-ball, 3.357x3.657 mm 0.4 mm pitch wafer level chip scale | | | | mechanical data | 190 | | Table 98. | WLCSP64 recommended PCB design rules (0.4 mm pitch) | 191 | | Table 99. | UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat | | | | package mechanical data | 193 | | Table 100. | Package thermal characteristics | | | Table 101. | STM32L451xx ordering information scheme | 198 | | Table 102. | Document revision history | | List of figures STM32L451xx # **List of figures** | Figure 1. | STM32L451xx block diagram | 16 | |-------------|--------------------------------------------------------------------------|-----| | Figure 2. | Power supply overview | | | Figure 3. | Power-up/down sequence | | | Figure 4. | Clock tree | | | Figure 5. | Voltage reference buffer | 41 | | Figure 6. | STM32L451Vx LQFP100 pinout <sup>(1)</sup> | 57 | | Figure 7. | STM32L451Vx UFBGA100 ballout <sup>(1)</sup> | 58 | | Figure 8. | STM32L451Rx LQFP64 pinout <sup>(1)</sup> | 58 | | Figure 9. | STM32L451Rx UFBGA64 ballout <sup>(1)</sup> | 59 | | Figure 10. | STM32L451Rx WLCSP64 pinout <sup>(1)</sup> | 59 | | Figure 11. | STM32L451Cx UFQFPN48 pinout <sup>(1)</sup> | 60 | | Figure 12. | STM32L451xx memory map | | | Figure 13. | Pin loading conditions | | | Figure 14. | Pin input voltage | | | Figure 15. | Power supply scheme | | | Figure 16. | Current consumption measurement scheme | | | Figure 17. | VREFINT versus temperature | | | Figure 18. | High-speed external clock source AC timing diagram | | | Figure 19. | Low-speed external clock source AC timing diagram | | | Figure 20. | Typical application with an 8 MHz crystal | | | Figure 21. | Typical application with a 32.768 kHz crystal | | | Figure 22. | HSI16 frequency versus temperature | | | Figure 23. | Typical current consumption versus MSI frequency | | | Figure 24. | HSI48 frequency versus temperature | | | Figure 25. | I/O input characteristics | | | Figure 26. | I/O AC characteristics definition <sup>(1)</sup> | 137 | | Figure 27. | Recommended NRST pin protection | | | Figure 28. | ADC accuracy characteristics | | | Figure 29. | Typical connection diagram using the ADC | | | Figure 30. | 12-bit buffered / non-buffered DAC | | | Figure 31. | SPI timing diagram - slave mode and CPHA = 0 | | | Figure 32. | SPI timing diagram - slave mode and CPHA = 1 | | | Figure 33. | SPI timing diagram - master mode | | | Figure 34. | Quad SPI timing diagram - SDR mode | | | Figure 35. | Quad SPI timing diagram - DDR mode | | | Figure 36. | SAI master timing waveforms | | | Figure 37. | SAI slave timing waveforms | | | Figure 38. | SDIO high-speed mode | | | Figure 39. | SD default mode | | | Figure 40. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat package outline | | | Figure 41. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat | | | rigaro i i. | recommended footprint | 179 | | Figure 42. | LQFP100 marking (package top view) | | | Figure 43. | UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid | | | 94.5 10. | array package outline | 181 | | Figure 44. | UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid | | | | array package recommended footprint | 182 | | Figure 45. | UFBGA100 marking (package top view) | | | | | | STM32L451xx List of figures | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline | 184 | |-------------------------------------------------------------------|---------------------------------------------------------------------------------| | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package | | | recommended footprint | 185 | | LQFP64 marking (package top view) | 186 | | | | | array package outline | 186 | | | | | | 187 | | | | | | | | · | 189 | | | | | | 190 | | · | | | - · · · · · · · · · · · · · · · · · · · | | | | 102 | | | 192 | | | 102 | | | | | | | | LQFP64 P <sub>D</sub> max vs. I <sub>A</sub> | 197 | | | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package recommended footprint | DS11910 Rev 4 11/201 Introduction STM32L451xx ## 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32L451xx microcontrollers. This document should be read in conjunction with the STM32L43xxx/44xxx/45xxx/46xxx reference manual (RM0394). The reference manual is available from the STMicroelectronics website *www.st.com*. For information on the Arm<sup>®(a)</sup> Cortex<sup>®</sup>-M4 core, please refer to the Cortex<sup>®</sup>-M4 Technical Reference Manual, available from the www.arm.com website. arm a. Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere. STM32L451xx Description ## 2 Description The STM32L451xx devices are the ultra-low-power microcontrollers based on the high-performance Arm<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit RISC core operating at a frequency of up to 80 MHz. The Cortex-M4 core features a Floating point unit (FPU) single precision which supports all Arm<sup>®</sup> single-precision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) which enhances application security. The STM32L451xx devices embed high-speed memories (Flash memory up to 512 Kbyte, 160 Kbyte of SRAM), a Quad SPI flash memories interface (available on all packages) and an extensive range of enhanced I/Os and peripherals connected to two APB buses, two AHB buses and a 32-bit multi-AHB bus matrix. The STM32L451xx devices embed several protection mechanisms for embedded Flash memory and SRAM: readout protection, write protection, proprietary code readout protection and Firewall. The devices offer a fast 12-bit ADC (5 Msps), two comparators, one operational amplifier, one DAC channel, an internal voltage reference buffer, a low-power RTC, one general-purpose 32-bit timer, one 16-bit PWM timer dedicated to motor control, four general-purpose 16-bit timers, and two 16-bit low-power timers. In addition, up to 21 capacitive sensing channels are available. They also feature standard and advanced communication interfaces. - Four I2Cs - Three SPIs - Three USARTs, one UART and one Low-Power UART. - One SAI (Serial Audio Interfaces) - One SDMMC - One CAN The STM32L451xx operates in the -40 to +85 $^{\circ}$ C (+105 $^{\circ}$ C junction) and -40 to +125 $^{\circ}$ C (+130 $^{\circ}$ C junction) temperature ranges from a 1.71 to 3.6 V power supply. A comprehensive set of power-saving modes allows the design of low-power applications. Some independent power supplies are supported: analog independent supply input for ADC, DAC, OPAMP and comparators. A VBAT input allows to backup the RTC and backup registers. The STM32L451xx family offers six packages from 48 to 100-pin packages. DS11910 Rev 4 13/201 Description STM32L451xx Table 2. STM32L451xx family device features and peripheral counts | Peripheral | | | L451Vx | STM32L451Rx | | STM32L451Cx | | | | | |-----------------------------------|------------------------------------------------|---------------|--------------------------|-------------|--------|-------------|---------|--|--|--| | Flash memory | | 256KB | 512KB | 256KB | 512KB | 256KB | 512KB | | | | | SRAM | | | l | 160 | KB | l | l | | | | | Quad SPI | | | | Ye | es | | | | | | | | Advanced control | | | 1 (16 | 6-bit) | | | | | | | | General purpose | | 2 (16-bit)<br>1 (32-bit) | | | | | | | | | | Basic | | 2 (16-bit) | | | | | | | | | Timers | Low -power | 2 (16-bit) | | | | | | | | | | | SysTick timer | | | • | 1 | | | | | | | | Watchdog<br>timers<br>(independent,<br>window) | | 2 | | | | | | | | | | SPI | | | ; | 3 | | | | | | | | I <sup>2</sup> C | | | 4 | 4 | | | | | | | Comm. | USART<br>UART<br>LPUART | 3<br>1<br>1 | | | | | | | | | | mioridoco | SAI | 1 | | | | | | | | | | | CAN | 1 | | | | | | | | | | | SDMMC | Yes | | | | N | lo | | | | | RTC | I | Yes | | | | | | | | | | Tamper pir | ıs | ; | 3 | 2 | 2 | | 2 | | | | | Random ge | enerator | | | Ye | es | l | | | | | | GPIOs<br>Wakeup pi | ns | | 3<br>5 | | 2<br>4 | | 88<br>3 | | | | | Capacitive<br>Number of | - | 2 | .1 | 1 | 2 | | 6 | | | | | 12-bit ADC<br>Number of | | | | 1<br>0 | | | | | | | | 12-bit DAC channels | | 1 | | | | | | | | | | Internal voltage reference buffer | | Yes No | | | | | | | | | | Analog comparator | | 2 | | | | | | | | | | Operationa | al amplifiers | 1 | | | | | | | | | | Max. CPU frequency | | 80 MHz | | | | | | | | | | Operating voltage | | 1.71 to 3.6 V | | | | | | | | | STM32L451xx Description Table 2. STM32L451xx family device features and peripheral counts (continued) | Peripheral | STM32L451Vx | STM32L451Rx | STM32L451Cx | | |------------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------|-------------|--| | Operating temperature | Ambient operating temperature: -40 to 85 °C / -40 to 125 °C Junction temperature: -40 to 105 °C / -40 to 130 °C | | | | | Packages LQFP100<br>UFBGA100 | | WLCSP64<br>LQFP64<br>UFBGA64 | UFQFPN48 | | Description STM32L451xx Figure 1. STM32L451xx block diagram Note: AF: alternate function on I/O pins. ## 3 Functional overview ## 3.1 Arm<sup>®</sup> Cortex<sup>®</sup>-M4 core with FPU The Arm<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU processor is the latest generation of Arm<sup>®</sup> processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts. The Arm<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU 32-bit RISC processor features exceptional codeefficiency, delivering the high-performance expected from an Arm<sup>®</sup> core in the memory size usually associated with 8- and 16-bit devices. The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution. Its single precision FPU speeds up software development by using metalanguage development tools, while avoiding saturation. With its embedded Arm<sup>®</sup> core, the STM32L451xx family is compatible with all Arm<sup>®</sup> tools and software. *Figure 1* shows the general block diagram of the STM32L451xx family devices. ## 3.2 Adaptive real-time memory accelerator (ART Accelerator™) The ART Accelerator™ is a memory accelerator which is optimized for STM32 industry-standard Arm® Cortex®-M4 processors. It balances the inherent performance advantage of the Arm® Cortex®-M4 over Flash memory technologies, which normally requires the processor to wait for the Flash memory at higher frequencies. To release the processor near 100 DMIPS performance at 80MHz, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 64-bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 80 MHz. ## 3.3 Memory protection unit The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory. The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed. The MPU is optional and can be bypassed for applications that do not need it. DS11910 Rev 4 17/201 ## 3.4 Embedded Flash memory STM32L451xx devices feature up to 512 Kbyte of embedded Flash memory available for storing programs and data in single bank architecture. The Flash memory contains 256 pages of 2 Kbyte. Flexible protections can be configured thanks to option bytes: - Readout protection (RDP) to protect the whole memory. Three levels are available: - Level 0: no readout protection - Level 1: memory readout protection: the Flash memory cannot be read from or written to if either debug features are connected, boot in RAM or bootloader is selected - Level 2: chip readout protection: debug features (Cortex-M4 JTAG and serial wire), boot in RAM and bootloader selection are disabled (JTAG fuse). This selection is irreversible. | Area | Protection | U | ser execution | on | Debug, boot from RAM or boot from system memory (loader) | | | | | | |-----------|------------|---------|---------------|--------------------|----------------------------------------------------------|-------|--------------------|--|--|--| | | level | Read | Write | Erase | Read | Write | Erase | | | | | Main | 1 | Yes | Yes | Yes | No | No | No | | | | | memory | 2 | Yes Yes | | Yes | N/A | N/A | N/A | | | | | System | 1 | Yes | No | No | Yes | No | No | | | | | memory | 2 | Yes | No | No | N/A | N/A | N/A | | | | | Option | 1 | Yes | Yes | Yes | Yes | Yes | Yes | | | | | bytes | 2 | Yes | No | No | N/A | N/A | N/A | | | | | Backup | 1 | Yes | Yes | N/A <sup>(1)</sup> | No | No | N/A <sup>(1)</sup> | | | | | registers | 2 | Yes | Yes | N/A | N/A | N/A | N/A | | | | | | 1 | Yes | Yes | Yes <sup>(1)</sup> | No | No | No <sup>(1)</sup> | | | | Yes N/A N/A N/A Table 3. Access status versus readout protection level and execution modes Yes SRAM2 • Write protection (WRP): the protected area is protected against erasing and programming. Two areas can be selected, with 2-Kbyte granularity. Yes Proprietary code readout protection (PCROP): a part of the flash memory can be protected against read and write from third parties. The protected area is execute-only: it can only be reached by the STM32 CPU, as an instruction code, while all other accesses (DMA, debug and CPU data read, write and erase) are strictly prohibited. The PCROP area granularity is 64-bit wide. An additional option bit (PCROP\_RDP) allows to select if the PCROP area is erased or not when the RDP protection is changed from Level 1 to Level 0. <sup>1.</sup> Erased when RDP change from Level 1 to Level 0. The whole non-volatile memory embeds the error correction code (ECC) feature supporting: - single error detection and correction - double error detection. - The address of the ECC fail can be read in the ECC register #### 3.5 Embedded SRAM STM32L451xx devices feature 160 Kbyte of embedded SRAM. This SRAM is split into two blocks: - 128 Kbyte mapped at address 0x2000 0000 (SRAM1) - 32 Kbyte located at address 0x1000 0000 with hardware parity check (SRAM2). This memory is also mapped at address 0x2002 0000, offering a contiguous address space with the SRAM1 (32 Kbyte aliased by bit band) This block is accessed through the ICode/DCode buses for maximum performance. These 32 Kbyte SRAM can also be retained in Standby mode. The SRAM2 can be write-protected with 1 Kbyte granularity. The memory can be accessed in read/write at CPU clock speed with 0 wait states. #### 3.6 Firewall The device embeds a Firewall which protects code sensitive and secure data from any access performed by a code executed outside of the protected areas. Each illegal access generates a reset which kills immediately the detected intrusion. The Firewall main features are the following: - Three segments can be protected and defined thanks to the Firewall registers: - Code segment (located in Flash or SRAM1 if defined as executable protected area) - Non-volatile data segment (located in Flash) - Volatile data segment (located in SRAM1) - The start address and the length of each segments are configurable: - Code segment: up to 1024 Kbyte with granularity of 256 bytes - Non-volatile data segment: up to 1024 Kbyte with granularity of 256 bytes - Volatile data segment: up to 128 Kbyte with a granularity of 64 bytes - Specific mechanism implemented to open the Firewall to get access to the protected areas (call gate entry sequence) - Volatile data segment can be shared or not with the non-protected code - Volatile data segment can be executed or not depending on the Firewall configuration The Flash readout protection must be set to level 2 in order to reach the expected level of protection. DS11910 Rev 4 19/201 ## 3.7 Boot modes At startup, BOOT0 pin or nSWBOOT0 option bit, and BOOT1 option bit are used to select one of three boot options: - Boot from user Flash - Boot from system memory - Boot from embedded SRAM BOOT0 value may come from the PH3-BOOT0 pin or from an option bit depending on the value of a user option bit to free the GPIO pad if needed. A Flash empty check mechanism is implemented to force the boot from system flash if the first flash memory location is not programmed and if the boot selection is configured to boot from main flash. The boot loader is located in system memory. It is used to reprogram the Flash memory by using USART, I2C, SPI or CAN. ## 3.8 Cyclic redundancy check calculation unit (CRC) The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. ## 3.9 Power supply management ### 3.9.1 Power supply schemes - V<sub>DD</sub> = 1.71 to 3.6 V: external power supply for I/Os (V<sub>DDIO1</sub>), the internal regulator and the system analog such as reset, power management and internal clocks. It is provided externally through VDD pins. - V<sub>DDA</sub> = 1.62 V (ADC/COMPs) / 1.8 (DAC/OPAMP) / 2.4 V (VREFBUF) to 3.6 V: external analog power supply for ADC, DAC, OPAMP, Comparators and Voltage reference buffer. The V<sub>DDA</sub> voltage level is independent from the V<sub>DD</sub> voltage. - V<sub>BAT</sub> = 1.55 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present. Note: When the functions supplied by $V_{DDA}$ are not used, this supply should preferably be shorted to $V_{DD}$ . Note: If these supplies are tied to ground, the I/Os supplied by these power supplies are not 5 V tolerant. Note: $V_{DDIOx}$ is the I/Os general purpose digital functions supply. $V_{DDIOx}$ represents $V_{DDIO1}$ , with $V_{DDIO1} = V_{DD}$ . Figure 2. Power supply overview During power-up and power-down phases, the following power sequence requirements must be respected: - When V<sub>DD</sub> is below 1 V, other power supplies (V<sub>DDA</sub>) must remain below V<sub>DD</sub> + 300 mV. - When V<sub>DD</sub> is above 1 V, all power supplies are independent. During the power-down phase, $V_{DD}$ can temporarily become lower than other supplies only if the energy provided to the MCU remains below 1 mJ; this allows external decoupling capacitors to be discharged with different time constants during the power- down transient phase. 21/201 Figure 3. Power-up/down sequence V<sub>DDX</sub> refers to V<sub>DDA</sub>. ## 3.9.2 Power supply supervisor The device has an integrated ultra-low-power brown-out reset (BOR) active in all modes except Shutdown and ensuring proper operation after power-on and during power down. The device remains in reset mode when the monitored supply voltage $V_{DD}$ is below a specified threshold, without the need for an external reset circuit. The lowest BOR level is 1.71V at power on, and other higher thresholds can be selected through option bytes. The device features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}$ power supply and compares it to the VPVD threshold. An interrupt can be generated when $V_{DD}$ drops below the VPVD threshold and/or when $V_{DD}$ is higher than the VPVD threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. In addition, the device embeds a Peripheral Voltage Monitor which compares the independent supply voltage $V_{DDA}$ with a fixed threshold in order to ensure that the peripheral is in its functional supply range. ## 3.9.3 Voltage regulator Two embedded linear voltage regulators supply most of the digital circuitries: the main regulator (MR) and the low-power regulator (LPR). - The MR is used in the Run and Sleep modes and in the Stop 0 mode. - The LPR is used in Low-Power Run, Low-Power Sleep, Stop 1 and Stop 2 modes. It is also used to supply the 32 Kbyte SRAM2 in Standby with SRAM2 retention. - Both regulators are in power-down in Standby and Shutdown modes: the regulator output is in high impedance, and the kernel circuitry is powered down thus inducing zero consumption. The ultralow-power STM32L451xx supports dynamic voltage scaling to optimize its power consumption in run mode. The voltage from the Main Regulator that supplies the logic (V<sub>CORF</sub>) can be adjusted according to the system's maximum operating frequency. There are two power consumption ranges: - Range 1 with the CPU running at up to 80 MHz. - Range 2 with a maximum CPU frequency of 26 MHz. All peripheral clocks are also limited to 26 MHz. The $V_{CORE}$ can be supplied by the low-power regulator, the main regulator being switched off. The system is then in Low-power run mode. Low-power run mode with the CPU running at up to 2 MHz. Peripherals with independent clock can be clocked by HSI16. ## 3.9.4 Low-power modes The ultra-low-power STM32L451xx supports seven low-power modes to achieve the best compromise between low-power consumption, short startup time, available peripherals and available wakeup sources. DS11910 Rev 4 23/201 Table 4. STM32L451xx modes overview | Mode | Regulator <sup>(1)</sup> | CPU | Flash | SRAM | Clocks | DMA & Peripherals <sup>(2)</sup> | Wakeup source | Consumption <sup>(3)</sup> | Wakeup time | | |---------|--------------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------------------------|--| | Run | MR range 1 | Yes | ON <sup>(4)</sup> | ON | Any | All | N/A | 94 μA/MHz | N/A | | | Kuii | MR range2 | 165 | ON | ON | Ally | All except RNG | IN/A | 85 µA/MHz | IN/A | | | LPRun | LPR | Yes | ON <sup>(4)</sup> | ON | Any<br>except<br>PLL | All except RNG | N/A | 95 μA/MHz | to Range 1: 4 μs<br>to Range 2: 64 μs | | | Sloop | MR range 1 | No | ON <sup>(4)</sup> | ON <sup>(5)</sup> | Any | All | Any interrupt or | 27 μA/MHz | 6 avalos | | | Sleep | MR range2 | No | ON | OIN | Any | All except RNG | event | 27 μA/MHz | 6 cycles | | | LPSleep | LPR | No | ON <sup>(4)</sup> | ON <sup>(5)</sup> | Any<br>except<br>PLL | All except RNG | Any interrupt or event | 38 μA/MHz | 6 cycles | | | Stop 0 | MR Range 1 | BOR, PVD, PVM RTC, IWDG COMPx (x=1,2) DAC1 OPAMPx (x=1) RTC, IWDG RTC, IWDG COMPx (x=1) COMPx (x=1) COMPx (x=1) COMPx (x=12) | | 2.47 µs in SRAM | | | | | | | | 210h 0 | Stop 0 MR Range 2 | | No OFF | | LSI | UART4 <sup>(6)</sup> LPUART1 <sup>(6)</sup> I2Cx (x=14) <sup>(7)</sup> LPTIMx (x=1,2) *** All other peripherals are frozen. | USARTx (x=13) <sup>(6)</sup> UART4 <sup>(6)</sup> LPUART1 <sup>(6)</sup> I2Cx (x=14) <sup>(7)</sup> LPTIMx (x=1,2) | 125 μΑ | 4.1 μs in Flash | | | 18 | | |----|--| | | | Table 4. STM32L451xx modes overview (continued) | Table 4. STM32L451XX modes overview (continued) | | | | | | | | | | |-------------------------------------------------|--------------------------|-----|-------|------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------| | Mode | Regulator <sup>(1)</sup> | CPU | Flash | SRAM | Clocks | DMA & Peripherals <sup>(2)</sup> | Wakeup source | Consumption <sup>(3)</sup> | Wakeup time | | Stop 1 | LPR | No | Off | ON | LSE<br>LSI | BOR, PVD, PVM RTC, IWDG COMPx (x=1,2) DAC1 OPAMPx (x=1) USARTx (x=13) <sup>(6)</sup> UART4 <sup>(6)</sup> LPUART1 <sup>(6)</sup> I2Cx (x=14) <sup>(7)</sup> LPTIMx (x=1,2) *** All other peripherals are frozen. | Reset pin, all I/Os<br>BOR, PVD, PVM<br>RTC, IWDG<br>COMPx (x=12)<br>USARTx (x=13) <sup>(6)</sup><br>UART4 <sup>(6)</sup><br>LPUART1 <sup>(6)</sup><br>I2Cx (x=14) <sup>(7)</sup><br>LPTIMx (x=1,2) | 9.85 μA w/o RTC<br>10.5 μA w RTC | 5.7 μs in SRAM<br>7 μs in Flash | | Stop 2 | LPR | No | Off | ON | LSE<br>LSI | BOR, PVD, PVM RTC, IWDG COMPx (x=12) I2C3 <sup>(7)</sup> LPUART1 <sup>(6)</sup> LPTIM1 *** All other peripherals are frozen. | Reset pin, all I/Os<br>BOR, PVD, PVM<br>RTC, IWDG<br>COMPx (x=12)<br>I2C3 <sup>(7)</sup><br>LPUART1 <sup>(6)</sup><br>LPTIM1 | 2.05 μA w/o RTC<br>2.30 μA w/RTC | 5.8 μs in SRAM<br>8.3 μs in Flash | | Table 4. STM32I | _451xx modes | overview | (continued) | |-----------------|--------------|----------|-------------| |-----------------|--------------|----------|-------------| | Mode | Regulator <sup>(1)</sup> | CPU | Flash | SRAM | Clocks | DMA & Peripherals <sup>(2)</sup> | Wakeup source | Consumption <sup>(3)</sup> | Wakeup time | |----------|-----------------------------|-----------------|---------|--------------------|------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------|-------------| | | LPR SRAM BOR, RTC, IWDG *** | | | | | | 0.35 μA w/o RTC<br>0.52 μA w/ RTC | | | | Standby | OFF | Power<br>ed Off | ( )++ | Power<br>ed<br>Off | LSE<br>LSI | All other peripherals are powered off. *** I/O configuration can be floating, pull-up or pull-down | Reset pin<br>5 I/Os (WKUPx) <sup>(8)</sup><br>BOR, RTC, IWDG | 0.10 μA w/o RTC<br>0.27 μA w/ RTC | 16.1 μs | | Shutdown | OFF | Power<br>ed Off | I ( )++ | Power<br>ed<br>Off | LSE | RTC *** All other peripherals are powered off. *** I/O configuration can be floating, pull-up or pull-down <sup>(9)</sup> | Reset pin<br>5 I/Os (WKUPx) <sup>(8)</sup><br>RTC | 0.02 μA w/o RTC<br>0.17 μA w/ RTC | 256 µs | - 1. LPR means Main regulator is OFF and Low-power regulator is ON. - 2. All peripherals can be active or clock gated to save power consumption. - 3. Typical current at V<sub>DD</sub> = 1.8 V, 25°C. Consumptions values provided running from SRAM, Flash memory Off, 80 MHz in Range 1, 26 MHz in Range 2, 2 MHz in LPRun/LPSleep. - 4. The Flash memory can be put in power-down and its clock can be gated off when executing from SRAM. - 5. The SRAM1 and SRAM2 clocks can be gated on or off independently. - 6. U(S)ART and LPUART reception is functional in Stop mode, and generates a wakeup interrupt on Start, address match or received frame event. - 7. I2C address detection is functional in Stop mode, and generates a wakeup interrupt in case of address match. - 8. The I/Os with wakeup from Standby/Shutdown capability are: PA0, PC13, PE6, PA2, PC5. - 9. I/Os can be configured with internal pull-up, pull-down or floating in Shutdown mode but the configuration is lost when exiting the Shutdown mode. By default, the microcontroller is in Run mode after a system or a power Reset. It is up to the user to select one of the low-power modes described below: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### Low-power run mode This mode is achieved with $V_{CORE}$ supplied by the low-power regulator to minimize the regulator's operating current. The code can be executed from SRAM or from Flash, and the CPU frequency is limited to 2 MHz. The peripherals with independent clock can be clocked by HSI16. #### Low-power sleep mode This mode is entered from the low-power run mode. Only the CPU clock is stopped. When wakeup is triggered by an event or an interrupt, the system reverts to the low-power run mode. #### • Stop 0, Stop 1 and Stop 2 modes Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the $V_{CORE}$ domain are stopped, the PLL, the MSI RC, the HSI16 RC and the HSE crystal oscillators are disabled. The LSE or LSI is still running. The RTC can remain active (Stop mode with RTC, Stop mode without RTC). Some peripherals with wakeup capability can enable the HSI16 RC during Stop mode to detect their wakeup condition. Three Stop modes are available: Stop 0, Stop 1 and Stop 2 modes. In Stop 2 mode, most of the $V_{CORE}$ domain is put in a lower leakage mode. Stop 1 offers the largest number of active peripherals and wakeup sources, a smaller wakeup time but a higher consumption than Stop 2. In Stop 0 mode, the main regulator remains ON, allowing a very fast wakeup time but with much higher consumption. The system clock when exiting from Stop 0, Stop 1 or Stop 2 modes can be either MSI up to 48 MHz or HSI16, depending on software configuration. #### • Standby mode The Standby mode is used to achieve the lowest power consumption with BOR. The internal regulator is switched off so that the $V_{CORE}$ domain is powered off. The PLL, the MSI RC, the HSI16 RC and the HSE crystal oscillators are also switched off. The RTC can remain active (Standby mode with RTC, Standby mode without RTC). The brown-out reset (BOR) always remains active in Standby mode. The state of each I/O during standby mode can be selected by software: I/O with internal pull-up, internal pull-down or floating. After entering Standby mode, SRAM1 and register contents are lost except for registers in the Backup domain and Standby circuitry. Optionally, SRAM2 can be retained in Standby mode, supplied by the low-power Regulator (Standby with SRAM2 retention mode). The device exits Standby mode when an external reset (NRST pin), an IWDG reset, WKUP pin event (configurable rising or falling edge), or an RTC event occurs (alarm, periodic wakeup, timestamp, tamper) or a failure is detected on LSE (CSS on LSE). The system clock after wakeup is MSI up to 8 MHz. DS11910 Rev 4 27/201 #### Shutdown mode The Shutdown mode allows to achieve the lowest power consumption. The internal regulator is switched off so that the $V_{CORE}$ domain is powered off. The PLL, the HSI16, the MSI, the LSI and the HSE oscillators are also switched off. The RTC can remain active (Shutdown mode with RTC, Shutdown mode without RTC). The BOR is not available in Shutdown mode. No power voltage monitoring is possible in this mode, therefore the switch to Backup domain is not supported. SRAM1, SRAM2 and register contents are lost except for registers in the Backup domain. The device exits Shutdown mode when an external reset (NRST pin), a WKUP pin event (configurable rising or falling edge), or an RTC event occurs (alarm, periodic wakeup, timestamp, tamper). The system clock after wakeup is MSI at 4 MHz. Table 5. Functionalities depending on the working mode<sup>(1)</sup> | | | o. Functi | | <u> </u> | Stop | | | p 2 | | dby | Shute | down | | |--------------------------------------------------|------------------|------------------|----------------------|------------------------|------|-------------------|-----|-------------------|------------------|-------------------|-------|-------------------|------| | Peripheral | Run | Sleep | Low-<br>power<br>run | Low-<br>power<br>sleep | ' | Wakeup capability | , | Wakeup capability | - | Wakeup capability | - | Wakeup capability | VBAT | | CPU | Υ | - | Υ | - | - | - | - | - | - | - | - | - | - | | Flash memory (up to 512 KB) | O <sup>(2)</sup> | O <sup>(2)</sup> | O <sup>(2)</sup> | O <sup>(2)</sup> | - | - | - | - | - | - | - | - | - | | SRAM1 (128 KB) | Υ | Y <sup>(3)</sup> | Υ | Y <sup>(3)</sup> | Υ | - | Υ | - | - | - | - | - | - | | SRAM2 (32 KB) | Υ | Y <sup>(3)</sup> | Υ | Y <sup>(3)</sup> | Υ | - | Υ | - | O <sup>(4)</sup> | - | - | - | - | | Quad SPI | 0 | 0 | 0 | 0 | ı | - | - | - | - | - | - | - | - | | Backup Registers | Y | Υ | Y | Y | Υ | - | Υ | - | Υ | - | Υ | - | Υ | | Brown-out reset (BOR) | Υ | Y | Y | Υ | Y | Υ | Y | Υ | Y | Y | - | - | - | | Programmable<br>Voltage Detector<br>(PVD) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | | Peripheral Voltage<br>Monitor (PVMx;<br>x=1,3,4) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | | DMA | 0 | 0 | 0 | 0 | ı | - | - | - | - | - | - | - | - | | High Speed Internal (HSI16) | 0 | 0 | 0 | 0 | (5) | - | (5) | - | - | - | - | 1 | - | | Oscillator RC48 | 0 | 0 | - | | - | - | - | - | - | - | - | | - | | High Speed External (HSE) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | 1 | - | | Low Speed Internal (LSI) | 0 | 0 | 0 | 0 | 0 | - | 0 | - | 0 | - | - | - | - | | Low Speed External (LSE) | 0 | 0 | 0 | 0 | 0 | - | 0 | - | 0 | - | 0 | 1 | 0 | | Multi-Speed Internal (MSI) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | Clock Security<br>System (CSS) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | Clock Security<br>System on LSE | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | | RTC / Auto wakeup | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Number of RTC<br>Tamper pins | 3 | 3 | 3 | 3 | 3 | 0 | 3 | 0 | 3 | 0 | 3 | 0 | 3 | 29/201 Table 5. Functionalities depending on the working mode<sup>(1)</sup> (continued) | | | | lies dep | | | 0/1 | | p 2 | | ndby | Shute | down | | |--------------------------------|------------------|------------------|----------------------|------------------------|------------------|-------------------|------------------|-------------------|---|-------------------|-------|-------------------|------| | Peripheral | Run | Sleep | Low-<br>power<br>run | Low-<br>power<br>sleep | - | Wakeup capability | - | Wakeup capability | • | Wakeup capability | - | Wakeup capability | VBAT | | USARTx (x=1,2,3)<br>UART4 | 0 | 0 | 0 | 0 | O <sup>(6)</sup> | O <sup>(6)</sup> | - | | - | - | - | | - | | Low-power UART<br>(LPUART) | 0 | 0 | 0 | 0 | O <sup>(6)</sup> | O <sup>(6)</sup> | O <sup>(6)</sup> | O <sup>(6)</sup> | - | - | - | - | - | | I2Cx (x=1,2,4) | 0 | 0 | 0 | 0 | O <sup>(7)</sup> | O <sup>(7)</sup> | - | - | - | - | - | - | - | | I2C3 | 0 | 0 | 0 | 0 | O <sup>(7)</sup> | O <sup>(7)</sup> | O <sup>(7)</sup> | O <sup>(7)</sup> | - | - | - | - | - | | SPIx (x=1,2,3) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | CAN | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | SDMMC1 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | SAIx (x=1) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | DFSDM1 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | ADCx (x=1) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | DAC1 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | | VREFBUF | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | | OPAMPx (x=1) | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | | COMPx (x=1,2) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | 1 | - | | Temperature sensor | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | Timers (TIMx) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | Low-power timer 1 (LPTIM1) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | 1 | - | | Low-power timer 2 (LPTIM2) | 0 | 0 | 0 | 0 | 0 | 0 | - | - | ı | - | - | - | - | | Independent watchdog (IWDG) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | - | - | | Window watchdog<br>(WWDG) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | SysTick timer | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | Touch sensing controller (TSC) | 0 | 0 | 0 | 0 | - | - | - | ı | ı | - | - | ı | - | | Random number generator (RNG) | O <sup>(8)</sup> | O <sup>(8)</sup> | - | - | - | - | - | - | - | - | _ | - | - | Shutdown **Stop 0/1** Stop 2 Standby Wakeup capability Wakeup capability capability Wakeup capabili Low-Low-**VBAT Peripheral** Run Sleep power power run sleep Wakeup CRC calculation unit 0 0 0 0 5 5 (9)(11)**GPIOs** pins $\circ$ 0 0 0 0 0 0 0 pins (10)(10) Table 5. Functionalities depending on the working mode<sup>(1)</sup> (continued) - 1. Legend: Y = Yes (Enable). O = Optional (Disable by default. Can be enabled by software). = Not available. - 2. The Flash can be configured in power-down mode. By default, it is not in power-down mode. - 3. The SRAM clock can be gated on or off. - 4. SRAM2 content is preserved when the bit RRS is set in PWR CR3 register. - 5. Some peripherals with wakeup from Stop capability can request HSI16 to be enabled. In this case, HSI16 is woken up by the peripheral, and only feeds the peripheral which requested it. HSI16 is automatically put off when the peripheral does not need it anymore. - UART and LPUART reception is functional in Stop mode, and generates a wakeup interrupt on Start, address match or received frame event. - 7. I2C address detection is functional in Stop mode, and generates a wakeup interrupt in case of address match. - 8. Voltage scaling Range 1 only. - 9. I/Os can be configured with internal pull-up, pull-down or floating in Standby mode. - 10. The I/Os with wakeup from Standby/Shutdown capability are: PA0, PC13, PE6, PA2, PC5. - 11. I/Os can be configured with internal pull-up, pull-down or floating in Shutdown mode but the configuration is lost when exiting the Shutdown mode. #### 3.9.5 Reset mode In order to improve the consumption under reset, the I/Os state under and after reset is "analog state" (the I/O schmitt trigger is disable). In addition, the internal reset pull-up is deactivated when the reset source is internal. #### 3.9.6 VBAT operation The VBAT pin allows to power the device VBAT domain from an external battery, an external supercapacitor, or from $V_{DD}$ when no external battery and an external supercapacitor are present. The VBAT pin supplies the RTC with LSE and the backup registers. Three antitamper detection pins are available in VBAT mode. VBAT operation is automatically activated when V<sub>DD</sub> is not present. An internal VBAT battery charging circuit is embedded and can be activated when $V_{DD}$ is present. Note: When the microcontroller is supplied from VBAT, external interrupts and RTC alarm/events do not exit it from VBAT operation. 57 DS11910 Rev 4 31/201 ## 3.10 Interconnect matrix Several peripherals have direct connections between them. This allows autonomous communication between peripherals, saving CPU resources thus power supply consumption. In addition, these hardware connections allow fast and predictable latency. Depending on peripherals, these interconnections can operate in Run, Sleep, low-power run and sleep, Stop 0, Stop 1 and Stop 2 modes. Table 6. STM32L451xx peripherals interconnect matrix | Interconnect source | Interconnect<br>destination | Interconnect action | Run | Sleep | Low-power run | Low-power sleep | Stop 0 / Stop 1 | Stop 2 | |------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------------------------------------------|-----|-------|---------------|-----------------|-----------------|----------| | | TIMx | Timers synchronization or chaining | Υ | Υ | Υ | Υ | - | - | | TIMx | ADCx<br>DAC1<br>DFSDM1 | Conversion triggers | Υ | Υ | Υ | Υ | - | - | | | DMA | Memory to memory transfer trigger | Υ | Υ | Υ | Υ | - | - | | | COMPx | Comparator output blanking | Υ | Υ | Υ | Υ | - | - | | TIM15/TIM16 | IRTIM | Infrared interface output generation | Υ | Υ | Υ | Υ | - | - | | COMPy | TIM1<br>TIM2 | Timer input channel, trigger, break from analog signals comparison | Υ | Υ | Υ | Υ | 1 | - | | COMPx | LPTIMERx | Low-power timer triggered by analog signals comparison | Υ | Υ | Υ | Υ | Υ | Y<br>(1) | | ADCx | TIM1 | Timer triggered by analog watchdog | Υ | Υ | Υ | Υ | 1 | - | | | TIM16 | Timer input channel from RTC events | Υ | Υ | Υ | Υ | - | - | | RTC | LPTIMERx | Low-power timer triggered by RTC alarms or tampers | Υ | Υ | Υ | Υ | Υ | Y<br>(1) | | All clocks sources (internal and external) | TIM2<br>TIM15, 16 | Clock source used as input channel for RC measurement and trimming | Υ | Υ | Υ | Υ | 1 | _ | | CSS CPU (hard fault) RAM (parity error) Flash memory (ECC error) COMPx PVD DFSDM1 (analog watchdog, short circuit detection) | TIM1<br>TIM15,16 | Timer break | Y | Y | Y | Y | ı | - | Table 6. STM32L451xx peripherals interconnect matrix (continued) | Interconnect source | Interconnect<br>destination | Interconnect action | Run | Sleep | Low-power run | Low-power sleep | Stop 0 / Stop 1 | Stop 2 | |---------------------|-----------------------------|-----------------------------|-----|-------|---------------|-----------------|-----------------|----------| | | TIMx | External trigger | Υ | Υ | Υ | Υ | • | - | | GPIO | LPTIMERx | External trigger | Y | Υ | Y | Υ | Y | Y<br>(1) | | | ADCx<br>DAC1<br>DFSDM1 | Conversion external trigger | Υ | Υ | Υ | Υ | 1 | - | <sup>1.</sup> LPTIM1 only. ## 3.11 Clocks and startup The clock controller (see *Figure 4*) distributes the clocks coming from different oscillators to the core and the peripherals. It also manages clock gating for low-power modes and ensures clock robustness. It features: - Clock prescaler: to get the best trade-off between speed and current consumption, the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler - **Safe clock switching:** clock sources can be changed safely on the fly in run mode through a configuration register. - **Clock management:** to reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory. - System clock source: four different clock sources can be used to drive the master clock SYSCLK: - 4-48 MHz high-speed external crystal or ceramic resonator (HSE), that can supply a PLL. The HSE can also be configured in bypass mode for an external clock. - 16 MHz high-speed internal RC oscillator (HSI16), trimmable by software, that can supply a PLL - Multispeed internal RC oscillator (MSI), trimmable by software, able to generate 12 frequencies from 100 kHz to 48 MHz. When a 32.768 kHz clock source is available in the system (LSE), the MSI frequency can be automatically trimmed by hardware to reach better than ±0.25% accuracy. The MSI can supply a PLL. - System PLL which can be fed by HSE, HSI16 or MSI, with a maximum frequency at 80 MHz. - RC48 with clock recovery system (HSI48): internal RC48 MHz clock source can be used to drive the SDMMC or the RNG peripherals. This clock can be output on the MCO. - Auxiliary clock source: two ultralow-power clock sources that can be used to drive the real-time clock: - 32.768 kHz low-speed external crystal (LSE), supporting four drive capability modes. The LSE can also be configured in bypass mode for an external clock. - 32 kHz low-speed internal RC (LSI), also used to drive the independent watchdog. The LSI clock accuracy is ±5% accuracy. - Peripheral clock sources: Several peripherals (SDMMC, RNG, SAI, USARTs, I2Cs, LPTimers, ADC) have their own independent clock whatever the system clock. Two PLLs, each having three independent outputs allowing the highest flexibility, can generate independent clocks for the ADC, the SDMMC/RNG and the SAI. - **Startup clock:** after reset, the microcontroller restarts by default with an internal 4 MHz clock (MSI). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts. - Clock security system (CSS): this feature can be enabled by software. If a HSE clock failure occurs, the master clock is automatically switched to HSI16 and a software interrupt is generated if enabled. LSE failure can also be detected and generated an interrupt. - Clock-out capability: - MCO: microcontroller clock output: it outputs one of the internal clocks for external use by the application. Low frequency clocks (LSI, LSE) are available down to Stop 1 low power state. - LSCO: low speed clock output: it outputs LSI or LSE in all low-power modes down to Standby mode. LSE can also be output on LSCO in Shutdown mode. LSCO is not available in VBAT mode. Several prescalers allow to configure the AHB frequency, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the APB domains is 80 MHz. DS11910 Rev 4 35/201 Figure 4. Clock tree to IWDG LSI RC 32 kHz LSCO to RTC OSC32\_OUT LSE OSC /32 OSC32\_IN LSE LSI HSE to PWR SYSCLK мсо / 1→16 MSI HSI16 to AHB bus, core, memory and DMA Clock HSI48 source HCLK FCLK Cortex free running clock AHB PRESC PLLCLK control OSC\_OUT HSE OSC / 1,2,..512 4-48 MHz to Cortex system timer HSE /8 OSC\_IN Clock MSI SYSCLK detector PCLK1 HSI16 APB1 PRESC / 1,2,4,8,16 to APB1 peripherals x1 or x2 to TIMx 16 MHz x=2,6,7LSE HSI16 SYSCLK to USARTx x=2..3 to UART4 to LPUART1 HSI16-SYSCLK-MSI RC to I2Cx 100 kHz – 48 MHz x=1,2,3,4 LSI-LSE-HSI16to LPTIMx PCLK2 HSI16 PLL / M HSE APB2 PRESC to APB2 peripherals PLLSAI1CLK / 1,2,4,8,16 PLL48M1CLK / Q x1 or x2 to TIMx PLLCLK / R x=1,15,16 PLLSAI1 to USART1 PLLSAI2CLK PLL48M2CLK /Q PLLADC1CLK / R to DFSDM1 SYSCLK-SYSCLK to ADC HSI RC 48 MHz HSI16 MSI CRS 48 MHz clock to RNG, SDMMC HSI16 to SAI1 SAI1\_EXTCLK MSv41619V2 ## 3.12 General-purpose inputs/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. Fast I/O toggling can be achieved thanks to their mapping on the AHB2 bus. The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. ## 3.13 Direct memory access controller (DMA) The device embeds 2 DMAs. Refer to *Table 7: DMA implementation* for the features implementation. Direct memory access (DMA) is used in order to provide high-speed data transfer between peripherals and memory as well as memory to memory. Data can be quickly moved by DMA without any CPU actions. This keeps CPU resources free for other operations. The two DMA controllers have 14 channels in total, each dedicated to managing memory access requests from one or more peripherals. Each has an arbiter for handling the priority between DMA requests. #### The DMA supports: - 14 independently configurable channels (requests) - Each channel is connected to dedicated hardware DMA requests, software trigger is also supported on each channel. This configuration is done by software. - Priorities between requests from channels of one DMA are software programmable (4 levels consisting of very high, high, medium, low) or hardware in case of equality (request 1 has priority over request 2, etc.) - Independent source and destination transfer size (byte, half word, word), emulating packing and unpacking. Source/destination addresses must be aligned on the data size. - Support for circular buffer management - 3 event flags (DMA Half Transfer, DMA Transfer complete and DMA Transfer Error) logically ORed together in a single interrupt request for each channel - Memory-to-memory transfer - Peripheral-to-memory and memory-to-peripheral, and peripheral-to-peripheral transfers - Access to Flash, SRAM, APB and AHB peripherals as source and destination - Programmable number of data to be transferred: up to 65536. **Table 7. DMA implementation** | DMA features | DMA1 | DMA2 | |----------------------------|------|------| | Number of regular channels | 7 | 7 | ## 3.14 Interrupts and events #### 3.14.1 Nested vectored interrupt controller (NVIC) The devices embed a nested vectored interrupt controller able to manage 16 priority levels, and handle up to 67 maskable interrupt channels plus the 16 interrupt lines of the Cortex<sup>®</sup>-M4. The NVIC benefits are the following: - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail chaining - Processor state automatically saved on interrupt entry, and restored on interrupt exit, with no instruction overhead The NVIC hardware block provides flexible interrupt management features with minimal interrupt latency. #### 3.14.2 Extended interrupt/event controller (EXTI) The extended interrupt/event controller consists of 37 edge detector lines used to generate interrupt/event requests and wake-up the system from Stop mode. Each external line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The internal lines are connected to peripherals with wakeup from Stop mode capability. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 83 GPIOs can be connected to the 16 external interrupt lines. ## 3.15 Analog to digital converter (ADC) The device embeds a successive approximation analog-to-digital converter with the following features: - 12-bit native resolution, with built-in calibration - 5.33 Msps maximum conversion rate with full resolution - Down to 18.75 ns sampling time - Increased conversion rate for lower resolution (up to 8.88 Msps for 6-bit resolution) - Up to 16 external channels. - 4 internal channels: internal reference voltage, temperature sensor, VBAT/3 and DAC1\_OUT1. - One external reference pin is available on some package, allowing the input voltage range to be independent from the power supply - Single-ended and differential mode inputs - Low-power design - Capable of low-current operation at low conversion rate (consumption decreases linearly with speed) - Dual clock domain architecture: ADC speed independent from CPU frequency - Highly versatile digital interface - Single-shot or continuous/discontinuous sequencer-based scan mode: 2 groups of analog signals conversions can be programmed to differentiate background and high-priority real-time conversions - ADC supports multiple trigger inputs for synchronization with on-chip timers and external signals - Results stored into data register or in RAM with DMA controller support - Data pre-processing: left/right alignment and per channel offset compensation - Built-in oversampling unit for enhanced SNR - Channel-wise programmable sampling time - Three analog watchdog for automatic voltage monitoring, generating interrupts and trigger for selected timers - Hardware assistant to prepare the context of the injected channels to allow fast context switching #### 3.15.1 Temperature sensor The temperature sensor (TS) generates a voltage V<sub>TS</sub> that varies linearly with temperature. The temperature sensor is internally connected to the ADC1\_IN17 input channel which is used to convert the sensor output voltage into a digital value. The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode. DS11910 Rev 4 39/201 Calibration value nameDescriptionMemory addressTS\_CAL1TS\_ADC raw data acquired at a temperature of 30 °C ( $\pm$ 5 °C), $V_{DDA} = V_{REF+} = 3.0 \text{ V} (\pm 10 \text{ mV})$ 0x1FFF 75A8 - 0x1FFF 75A9TS\_CAL2TS\_ADC raw data acquired at a temperature of 130 °C ( $\pm$ 5 °C), $V_{DDA} = V_{REF+} = 3.0 \text{ V} (\pm 10 \text{ mV})$ 0x1FFF 75CA - 0x1FFF 75CB Table 8. Temperature sensor calibration values ### 3.15.2 Internal voltage reference (V<sub>REFINT</sub>) The internal voltage reference (VREFINT) provides a stable (bandgap) voltage output for the ADC and Comparators. VREFINT is internally connected to the ADC1\_IN0 input channel. The precise voltage of VREFINT is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode. Table 9. Internal voltage reference calibration values | Calibration value name | Description | Memory address | | | | |------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------|--|--|--| | VREFINT | Raw data acquired at a temperature of 30 °C (± 5 °C), V <sub>DDA</sub> = V <sub>REF+</sub> = 3.0 V (± 10 mV) | 0x1FFF 75AA - 0x1FFF 75AB | | | | ### 3.15.3 V<sub>BAT</sub> battery voltage monitoring This embedded hardware feature allows the application to measure the $V_{BAT}$ battery voltage using the internal ADC channel ADC1\_IN18 or ADC3\_IN18. As the $V_{BAT}$ voltage may be higher than $V_{DDA}$ , and thus outside the ADC input range, the VBAT pin is internally connected to a bridge divider by 3. As a consequence, the converted digital value is one third the $V_{BAT}$ voltage. ## 3.16 Digital to analog converter (DAC) One 12-bit buffered DAC channel can be used to convert digital signals into analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in inverting configuration. This digital interface supports the following features: - Up to two DAC output channels - 8-bit or 12-bit output mode - Buffer offset calibration (factory and user trimming) - Left or right data alignment in 12-bit mode - Synchronized update capability - Noise-wave generation - Triangular-wave generation - Dual DAC channel independent or simultaneous conversions - DMA capability for each channel - External triggers for conversion - Sample and hold low-power mode, with internal or external capacitor The DAC channels are triggered through the timer update outputs that are also connected to different DMA channels. ## 3.17 Voltage reference buffer (VREFBUF) The STM32L451xx devices embed an voltage reference buffer which can be used as voltage reference for ADCs, DAC and also as voltage reference for external components through the VREF+ pin. The internal voltage reference buffer supports two voltages: - 2.048 V - 2.5 V An external voltage reference can be provided through the VREF+ pin when the internal voltage reference buffer is off. The VREF+ pin is double-bonded with VDDA on some packages. In these packages the internal voltage reference buffer is not available. VREFBUF VDDA DAC, ADC Bandgap Low frequency cut-off capacitor MSv40197V1 Figure 5. Voltage reference buffer ## 3.18 Comparators (COMP) The STM32L451xx devices embed two rail-to-rail comparators with programmable reference voltage (internal or external), hysteresis and speed (low speed for low-power) and with selectable output polarity. The reference voltage can be one of the following: - External I/O - DAC output channels - Internal reference voltage or submultiple (1/4, 1/2, 3/4). All comparators can wake up from Stop mode, generate interrupts and breaks for the timers and can be also combined into a window comparator. ## 3.19 Operational amplifier (OPAMP) The STM32L451xx embeds one operational amplifier with external or internal follower routing and PGA capability. The operational amplifier features: - Low input bias current - Low offset voltage - Low-power mode - Rail-to-rail input ## 3.20 Touch sensing controller (TSC) The touch sensing controller provides a simple solution for adding capacitive sensing functionality to any application. Capacitive sensing technology is able to detect finger presence near an electrode which is protected from direct touch by a dielectric (glass, plastic, ...). The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. The touch sensing controller is fully supported by the STMTouch touch sensing firmware library which is free to use and allows touch sensing functionality to be implemented reliably in the end application. The main features of the touch sensing controller are the following: - Proven and robust surface charge transfer acquisition principle - Supports up to 21 capacitive sensing channels - Up to 3 capacitive sensing channels can be acquired in parallel offering a very good response time - Spread spectrum feature to improve system robustness in noisy environments - Full hardware management of the charge transfer acquisition sequence - Programmable charge transfer frequency - Programmable sampling capacitor I/O pin - Programmable channel I/O pin - Programmable max count value to avoid long acquisition when a channel is faulty - Dedicated end of acquisition and max count error flags with interrupt capability - One sampling capacitor for up to 3 capacitive sensing channels to reduce the system components - Compatible with proximity, touchkey, linear and rotary touch sensor implementation - Designed to operate with STMTouch touch sensing firmware library Note: The number of capacitive sensing channels is dependent on the size of the packages and subject to I/O availability. ## 3.21 Digital filter for Sigma-Delta Modulators (DFSDM) The device embeds one DFSDM with 2 digital filters modules and 4 external input serial channels (transceivers) or alternately 4 internal parallel inputs support. The DFSDM peripheral is dedicated to interface the external $\Sigma\Delta$ modulators to microcontroller and then to perform digital filtering of the received data streams (which represent analog value on $\Sigma\Delta$ modulators inputs). DFSDM can also interface PDM (Pulse Density Modulation) microphones and perform PDM to PCM conversion and filtering in DS11910 Rev 4 43/201 hardware. DFSDM features optional parallel data stream inputs from microcontrollers memory (through DMA/CPU transfers into DFSDM). DFSDM transceivers support several serial interface formats (to support various $\Sigma\Delta$ modulators). DFSDM digital filter modules perform digital processing according user selected filter parameters with up to 24-bit final ADC resolution. #### The DFSDM peripheral supports: - 4 multiplexed input digital serial channels: - configurable SPI interface to connect various SD modulator(s) - configurable Manchester coded 1 wire interface support - PDM (Pulse Density Modulation) microphone input support - maximum input clock frequency up to 20 MHz (10 MHz for Manchester coding) - clock output for SD modulator(s): 0..20 MHz - alternative inputs from 8 internal digital parallel channels (up to 16 bit input resolution): - internal sources: device memory data streams (DMA) - 2 digital filter modules with adjustable digital signal processing: - Sinc<sup>x</sup> filter: filter order/type (1..5), oversampling ratio (up to 1..1024) - integrator: oversampling ratio (1..256) - up to 24-bit output data resolution, signed output data format - automatic data offset correction (offset stored in register by user) - · continuous or single conversion - start-of-conversion triggered by: - software trigger - internal timers - external events - start-of-conversion synchronously with first digital filter module (DFSDM1\_FLT0) - analog watchdog feature: - low value and high value data threshold registers - dedicated configurable Sincx digital filter (order = 1..3, oversampling ratio = 1..32) - input from final output data or from selected input digital serial channels - continuous monitoring independently from standard conversion - short circuit detector to detect saturated analog input values (bottom and top range): - up to 8-bit counter to detect 1..256 consecutive 0's or 1's on serial data stream - monitoring continuously each input serial channel - break signal generation on analog watchdog event or on short circuit detector event - extremes detector: - storage of minimum and maximum values of final conversion data - refreshed by software - DMA capability to read the final conversion data - interrupts: end of conversion, overrun, analog watchdog, short circuit, input serial channel clock absence - "regular" or "injected" conversions: - "regular" conversions can be requested at any time or even in continuous mode without having any impact on the timing of "injected" conversions "injected" conversions for precise timing and with high conversion priority Table 10. DFSDM1 implementation | DFSDM features | DFSDM1 | |---------------------------|--------| | Number of channels | 8 | | Number of filters | 4 | | Input from internal ADC | - | | Supported trigger sources | 10 | | Pulses skipper | - | | ID registers support | - | ## 3.22 Random number generator (RNG) All devices embed an RNG that delivers 32-bit random numbers generated by an integrated analog circuit. ## 3.23 Timers and watchdogs The STM32L451xx includes one advanced control timers, up to five general-purpose timers, two basic timers, two low-power timers, two watchdog timers and a SysTick timer. The table below compares the features of the advanced control, general purpose and basic timers. Table 11. Timer feature comparison | Timer type | Timer | Counter resolution | Counter<br>type | Prescaler<br>factor | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complementary outputs | |---------------------|-----------------------|--------------------|----------------------|---------------------------------------|------------------------------|---------------------------------|-----------------------| | Advanced control | TIM1 | 16-bit | Up, down,<br>Up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | 3 | | General-<br>purpose | TIM2 | 32-bit | Up, down,<br>Up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | | General-<br>purpose | TIM3 | 16-bit | Up, down,<br>Up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | | General-<br>purpose | I IIM15 I 16-bit I Up | | Up | Any integer<br>between 1<br>and 65536 | Yes | 2 | 1 | | General-<br>purpose | TIM16 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 1 | 1 | | Basic | TIM6 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 0 | No | #### 3.23.1 Advanced-control timer (TIM1) The advanced-control timer can each be seen as a three-phase PWM multiplexed on 6 channels. They have complementary PWM outputs with programmable inserted dead-times. They can also be seen as complete general-purpose timers. The 4 independent channels can be used for: - Input capture - Output compare - PWM generation (edge or center-aligned modes) with full modulation capability (0-100%) - One-pulse mode output In debug mode, the advanced-control timer counter can be frozen and the PWM outputs disabled to turn off any power switches driven by these outputs. Many features are shared with those of the general-purpose TIMx timers (described in Section 3.23.2) using the same architecture, so the advanced-control timer can work together with the TIMx timers via the Timer Link feature for synchronization or event chaining. #### 3.23.2 General-purpose timers (TIM2, TIM3, TIM15, TIM16) There are up to three synchronizable general-purpose timers embedded in the STM32L451xx (see *Table 11* for differences). Each general-purpose timer can be used to generate PWM outputs, or act as a simple time base. TIM2, TIM3 They are full-featured general-purpose timers: - TIM2 has a 32-bit auto-reload up/downcounter and 32-bit prescaler. - TIM3 has 16-bit auto-reload up/downcounter and 16-bit prescaler. These timers feature 4 independent channels for input capture/output compare, PWM or one-pulse mode output. They can work with the other general-purpose timers via the Timer Link feature for synchronization or event chaining. The counters can be frozen in debug mode. All have independent DMA request generation and support quadrature encoder. TIM15 and 16 They are general-purpose timers with mid-range features: They have 16-bit auto-reload upcounters and 16-bit prescalers. - TIM15 has 2 channels and 1 complementary channel - TIM16 has 1 channel and 1 complementary channel All channels can be used for input capture/output compare, PWM or one-pulse mode output. The timers can work together via the Timer Link feature for synchronization or event chaining. The timers have independent DMA request generation. The counters can be frozen in debug mode. ## 3.23.3 Basic timer (TIM6) The basic timer is mainly used for DAC trigger generation. It can also be used as generic 16-bit timebase. ## 3.23.4 Low-power timer (LPTIM1 and LPTIM2) The devices embed two low-power timers. These timers have an independent clock and are running in Stop mode if they are clocked by LSE, LSI or an external clock. They are able to wakeup the system from Stop mode. LPTIM1 is active in Stop 0, Stop 1 and Stop 2 modes. LPTIM2 is active in Stop 0 and Stop 1 mode. This low-power timer supports the following features: - 16-bit up counter with 16-bit autoreload register - 16-bit compare register - Configurable output: pulse, PWM - · Continuous/ one shot mode - Selectable software/hardware input trigger - Selectable clock source - Internal clock sources: LSE, LSI, HSI16 or APB clock - External clock source over LPTIM input (working even with no internal clock source running, used by pulse counter application). - Programmable digital glitch filter - Encoder mode (LPTIM1 only) #### 3.23.5 Infrared interface (IRTIM) The STM32L451xx includes one infrared interface (IRTIM). It can be used with an infrared LED to perform remote control functions. It uses TIM15 and TIM16 output channels to generate output signal waveforms on IR\_OUT pin. #### 3.23.6 Independent watchdog (IWDG) The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 32 kHz internal RC (LSI) and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. #### 3.23.7 System window watchdog (WWDG) The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. DS11910 Rev 4 47/201 #### 3.23.8 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0. - Programmable clock source ## 3.24 Real-time clock (RTC) and backup registers The RTC is an independent BCD timer/counter. It supports the following features: - Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format. - Automatic correction for 28, 29 (leap year), 30, and 31 days of the month. - Two programmable alarms. - On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock. - Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. - Digital calibration circuit with 0.95 ppm resolution, to compensate for quartz crystal inaccuracy. - Three anti-tamper detection pins with programmable filter. - Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event, or by a switch to VBAT mode. - 17-bit auto-reload wakeup timer (WUT) for periodic events with programmable resolution and period. The RTC and the 32 backup registers are supplied through a switch that takes power either from the $V_{DD}$ supply when present or from the VBAT pin. The backup registers are 32-bit registers used to store 128 bytes of user application data when $V_{DD}$ power is not present. They are not reset by a system or power reset, or when the device wakes up from Standby or Shutdown mode. The RTC clock sources can be: - A 32.768 kHz external crystal (LSE) - An external resonator or oscillator (LSE) - The internal low power RC oscillator (LSI, with typical frequency of 32 kHz) - The high-speed external clock (HSE) divided by 32. The RTC is functional in VBAT mode and in all low-power modes when it is clocked by the LSE. When clocked by the LSI, the RTC is not functional in VBAT mode, but is functional in all low-power modes except Shutdown mode. All RTC events (Alarm, WakeUp Timer, Timestamp or Tamper) can generate an interrupt and wakeup the device from the low-power modes. ## 3.25 Inter-integrated circuit interface (I<sup>2</sup>C) The device embeds four I2C. Refer to *Table 12: I2C implementation* for the features implementation. The I<sup>2</sup>C bus interface handles communications between the microcontroller and the serial I<sup>2</sup>C bus. It controls all I<sup>2</sup>C bus-specific sequencing, protocol, arbitration and timing. #### The I2C peripheral supports: - I<sup>2</sup>C-bus specification and user manual rev. 5 compatibility: - Slave and master modes, multimaster capability - Standard-mode (Sm), with a bitrate up to 100 kbit/s - Fast-mode (Fm), with a bitrate up to 400 kbit/s - Fast-mode Plus (Fm+), with a bitrate up to 1 Mbit/s and 20 mA output drive I/Os - 7-bit and 10-bit addressing mode, multiple 7-bit slave addresses - Programmable setup and hold times - Optional clock stretching - System Management Bus (SMBus) specification rev 2.0 compatibility: - Hardware PEC (Packet Error Checking) generation and verification with ACK control - Address resolution protocol (ARP) support - SMBus alert - Power System Management Protocol (PMBus<sup>TM</sup>) specification rev 1.1 compatibility - Independent clock: a choice of independent clock sources allowing the I2C communication speed to be independent from the PCLK reprogramming. Refer to Figure 4: Clock tree. - Wakeup from Stop mode on address match - Programmable analog and digital noise filters - 1-byte buffer with DMA capability Table 12. I2C implementation | I2C features <sup>(1)</sup> | I2C1 | I2C2 | I2C3 | I2C4 | |-------------------------------------------------------------|------|------|------|------| | Standard-mode (up to 100 kbit/s) | Х | X | X | Х | | Fast-mode (up to 400 kbit/s) | Х | Х | Х | Х | | Fast-mode Plus with 20mA output drive I/Os (up to 1 Mbit/s) | Х | Х | Х | Х | | Programmable analog and digital noise filters | Х | Х | Х | Х | | SMBus/PMBus hardware support | Х | Х | Х | Х | | Independent clock | Х | Х | Х | Х | | Wakeup from Stop 1 mode on address match | Х | Х | Х | Х | | Wakeup from Stop 2 mode on address match | - | - | Х | - | 1. X: supported DS11910 Rev 4 49/201 # 3.26 Universal synchronous/asynchronous receiver transmitter (USART) The STM32L451xx devices have three embedded universal synchronous receiver transmitters (USART1, USART2 and USART3) and one universal asynchronous receiver transmitters (UART4). These interfaces provide asynchronous communication, IrDA SIR ENDEC support, multiprocessor communication mode, single-wire half-duplex communication mode and have LIN Master/Slave capability. They provide hardware management of the CTS and RTS signals, and RS485 Driver Enable. They are able to communicate at speeds of up to 10Mbit/s. USART1, USART2 and USART3 also provide Smart Card mode (ISO 7816 compliant) and SPI-like communication capability. All USART have a clock domain independent from the CPU clock, allowing the USARTx (x=1,2,3,4) to wake up the MCU from Stop mode using baudrates up to 204 Kbaud. The wake up events from Stop mode are programmable and can be: - Start bit detection - Any received data frame - A specific programmed data frame All USART interfaces can be served by the DMA controller. **USART3** USART modes/features<sup>(1)</sup> USART1 USART2 **UART4** LPUART1 Hardware flow control for modem Χ Χ Χ Χ Χ Χ Χ Χ Χ Χ Continuous communication using DMA Multiprocessor communication Χ Χ Χ Χ Χ Χ Synchronous mode Х Х Smartcard mode Χ Χ Χ Χ Χ Χ Single-wire half-duplex communication Х Χ IrDA SIR ENDEC block Χ Χ Χ Χ LIN mode Х Χ Χ Χ Dual clock domain Χ Χ Х Х Х Wakeup from Stop 0 / Stop 1 modes Х Χ Х Χ Х Wakeup from Stop 2 mode \_ Χ Receiver timeout interrupt Х Χ Χ Χ Х Χ Χ Modbus communication Х Auto baud rate detection X (4 modes) **Driver Enable** Х Χ Х Х Χ LPUART/USART data length 7, 8 and 9 bits Table 13. STM32L451xx USART/UART/LPUART features X = supported. # 3.27 Low-power universal asynchronous receiver transmitter (LPUART) The device embeds one Low-Power UART. The LPUART supports asynchronous serial communication with minimum power consumption. It supports half duplex single wire communication and modem operations (CTS/RTS). It allows multiprocessor communication. The LPUART has a clock domain independent from the CPU clock, and can wakeup the system from Stop mode using baudrates up to 220 Kbaud. The wake up events from Stop mode are programmable and can be: - Start bit detection - Any received data frame - A specific programmed data frame Only a 32.768 kHz clock (LSE) is needed to allow LPUART communication up to 9600 baud. Therefore, even in Stop mode, the LPUART can wait for an incoming frame while having an extremely low energy consumption. Higher speed clock can be used to reach higher baudrates. LPUART interface can be served by the DMA controller. DS11910 Rev 4 51/201 ## 3.28 Serial peripheral interface (SPI) Three SPI interfaces allow communication up to 40 Mbits/s in master and up to 24 Mbits/s slave modes, in half-duplex, full-duplex and simplex modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits. The SPI interfaces support NSS pulse mode, TI mode and Hardware CRC calculation. All SPI interfaces can be served by the DMA controller. ## 3.29 Serial audio interfaces (SAI) The device embeds 1 SAI. Refer to *Table 14: SAI implementation* for the features implementation. The SAI bus interface handles communications between the microcontroller and the serial audio protocol. The SAI peripheral supports: - Two independent audio sub-blocks which can be transmitters or receivers with their respective FIFO. - 8-word integrated FIFOs for each audio sub-block. - Synchronous or asynchronous mode between the audio sub-blocks. - Master or slave configuration independent for both audio sub-blocks. - Clock generator for each audio block to target independent audio frequency sampling when both audio sub-blocks are configured in master mode. - Data size configurable: 8-, 10-, 16-, 20-, 24-, 32-bit. - Peripheral with large configurability and flexibility allowing to target as example the following audio protocol: I2S, LSB or MSB-justified, PCM/DSP, TDM, AC'97 and SPDIF out. - Up to 16 slots available with configurable size and with the possibility to select which ones are active in the audio frame. - Number of bits by frame may be configurable. - Frame synchronization active level configurable (offset, bit length, level). - First active bit position in the slot is configurable. - LSB first or MSB first for data transfer. - Mute mode. - Stereo/Mono audio frame capability. - Communication clock strobing edge configurable (SCK). - Error flags with associated interrupts if enabled respectively. - Overrun and underrun detection. - Anticipated frame synchronization signal detection in slave mode. - Late frame synchronization signal detection in slave mode. - Codec not ready for the AC'97 mode in reception. - Interruption sources when enabled: - Errors. - FIFO requests. - DMA interface with 2 dedicated channels to handle access to the dedicated integrated FIFO of each SAI audio sub-block. | | •• | |--------------------------------------------------------|------------------------| | SAI features | Support <sup>(1)</sup> | | I2S, LSB or MSB-justified, PCM/DSP, TDM, AC'97 | X | | Mute mode | X | | Stereo/Mono audio frame capability. | X | | 16 slots | X | | Data size configurable: 8-, 10-, 16-, 20-, 24-, 32-bit | X | | FIFO Size | X (8 Word) | | SPDIF | X | Table 14. SAI implementation ## 3.30 Controller area network (CAN) The CAN is compliant with specifications 2.0A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks. The CAN peripheral supports: - Supports CAN protocol version 2.0 A, B Active - Bit rates up to 1 Mbit/s - Transmission - Three transmit mailboxes - Configurable transmit priority - Reception - Two receive FIFOs with three stages - 14 Scalable filter banks - Identifier list feature - Configurable FIFO overrun - Time-triggered communication option - Disable automatic retransmission mode - 16-bit free running timer - Time Stamp sent in last two data bytes - Management - Maskable interrupts - Software-efficient mailbox mapping at a unique address space # 3.31 Secure digital input/output and MultiMediaCards Interface (SDMMC) The card host interface (SDMMC) provides an interface between the APB peripheral bus and MultiMediaCards (MMCs), SD memory cards and SDIO cards. DS11910 Rev 4 53/201 <sup>1.</sup> X: supported The SDMMC features include the following: • Full compliance with MultiMediaCard System Specification Version 4.2. Card support for three different databus modes: 1-bit (default), 4-bit and 8-bit - Full compatibility with previous versions of MultiMediaCards (forward compatibility) - Full compliance with SD Memory Card Specifications Version 2.0 - Full compliance with SD I/O Card Specification Version 2.0: card support for two different databus modes: 1-bit (default) and 4-bit - Data transfer up to 48 MHz for the 8 bit mode - Data write and read with DMA capability ## 3.32 Clock recovery system (CRS) The STM32L451xx devices embed a special block which allows automatic trimming of the internal 48 MHz oscillator to guarantee its optimal accuracy over the whole device operational range. This automatic trimming is based on the external synchronization signal, which could be either derived from LSE oscillator, from an external signal on CRS\_SYNC pin or generated by user software. For faster lock-in during startup it is also possible to combine automatic trimming with manual trimming action. ## 3.33 Quad SPI memory interface (QUADSPI) The Quad SPI is a specialized communication interface targeting single, dual or quad SPI flash memories. It can operate in any of the three following modes: - Indirect mode: all the operations are performed using the QUADSPI registers - Status polling mode: the external flash status register is periodically read and an interrupt can be generated in case of flag setting - Memory-mapped mode: the external Flash is memory mapped and is seen by the system as if it were an internal memory Both throughput and capacity can be increased two-fold using dual-flash mode, where two Quad SPI flash memories are accessed simultaneously. The Quad SPI interface supports: - Three functional modes: indirect, status-polling, and memory-mapped - Dual-flash mode, where 8 bits can be sent/received simultaneously by accessing two flash memories in parallel. - SDR and DDR support - Fully programmable opcode for both indirect and memory mapped mode - Fully programmable frame format for both indirect and memory mapped mode - Each of the 5 following phases can be configured independently (enable, length, single/dual/quad communication) - Instruction phase - Address phase - Alternate bytes phase - Dummy cycles phase - Data phase - Integrated FIFO for reception and transmission - 8, 16, and 32-bit data accesses are allowed - DMA channel for indirect mode operations - Programmable masking for external flash flag management - Timeout management - Interrupt generation on FIFO threshold, timeout, status match, operation complete, and access error DS11910 Rev 4 55/201 ## 3.34 Development support #### 3.34.1 Serial wire JTAG debug port (SWJ-DP) The Arm<sup>®</sup> SWJ-DP interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. Debug is performed using 2 pins only instead of 5 required by the JTAG (JTAG pins could be re-use as GPIO with alternate function): the JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP. #### 3.34.2 Embedded Trace Macrocell™ The Arm<sup>®</sup> Embedded Trace Macrocell™ provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32L451xx through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. Real-time instruction and data flow activity be recorded and then formatted for display on the host computer that runs the debugger software. TPA hardware is commercially available from common development tool vendors. The Embedded Trace Macrocell™ operates with third party debugger software tools. # 4 Pinouts and pin description | VDD | VDD | VSS | PE1 | PE1 | PE1 | PE2 | PE3 PE2 🔲 1 □ VDD PE3 🗆 2 74 🗆 VSS PE4 🖂 3 73 🗖 VDD PA13 (JTMS/SWDIO) PE5 72 ☐ PA12 PE6 VBAT [ 70 🗖 PA11 PC13 [ 69 ☐ PA10 68 PA9 PC14-OSC32\_IN (PC14) 8 PA8 PC15-OSC32\_OUT (PC15) ☐ 9 67 VSS 🖂 10 PC9 VDD 🗖 11 65 PC8 PH0-OSC\_IN (PH0) | 12 64 🔲 PC7 PH1-OSC\_OUT (PH1) 13 LQFP100 PC6 63 PD15 NRST 🔲 14 62 PC0 🗖 15 DD14 D PD13 PC1 🗖 16 PC2 🔲 17 □ PD12 PC3 🗌 18 58 🔲 PD11 PD10 VSSA 19 VREF- 20 57 56 VREF+ ☐ 21 55 PD8 VDDA 🗆 22 54 PB15 PA0 🗆 23 □ PB14 PA1 🗆 24 52 PB13 51 PB12 PA2 🔲 25 MSv40964V1 Figure 6. STM32L451Vx LQFP100 pinout<sup>(1)</sup> 1. The above figure shows the package top view. 1 2 11 12 H3-BOOT( PB4 (NJTRST) PB3 (JTDO/ TRACESWO) PA14 (JTCK/ SWCLK) PA13 (JTMS SWDIO) PE3 PE1 PB8 PD7 PD5 PA15 (JTDI) PA12 PE2 PB7 PC10 PE4 PB6 PD6 PD4 PD3 PC12 PA11 PB9 VDD PC13 PE5 PE0 PB5 PD2 PD0 PC11 VDD PA10 PE6 VSS PA9 PA8 PC9 PC15-OSC32\_OUT (PC15) VBAT VSS PC8 PC7 PC6 vss vss VSS UFBGA100 VDD VDD VDD PC0 NRST VDD PD15 PD14 PD13 VSSA PC2 PD12 PD11 PD10 VREF-PA2 PC4 PB15 PB14 PB13 VREF+ MSv40962V1 Figure 7. STM32L451Vx UFBGA100 ballout<sup>(1)</sup> 1. The above figure shows the package top view. Figure 8. STM32L451Rx LQFP64 pinout<sup>(1)</sup> 1. The above figure shows the package top view. Figure 9. STM32L451Rx UFBGA64 ballout<sup>(1)</sup> | | 5 | | | | | | | | |---|------------------------------|------|-----|----------------------|-------------------------|-------------|-----------------------|-----------------------| | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | | А | PC14-<br>OSC32_IN<br>(PC14) | PC13 | PB9 | PB4<br>(NJTRST) | PB3 (JTDO/<br>TRACESWO) | PA15 (JTDI) | PA14 (JTCK/<br>SWCLK) | PA13 (JTMS/<br>SWDIO) | | В | PC15-<br>OSC32_OUT<br>(PC15) | VBAT | PB8 | PH3-BOOT0<br>(BOOT0) | PD2 | PC11 | PC10 | PA12 | | С | PH0-OSC_IN<br>(PH0) | vss | PB7 | PB5 | PC12 | PA10 | PA9 | PA11 | | D | PH1-<br>OSC_OUT<br>(PH1) | VDD | PB6 | vss | vss | vss | PA8 | PC9 | | Е | NRST | PC1 | PC0 | VDD | VDD | VDD | PC7 | PC8 | | F | VSSA/VREF- | PC2 | PA2 | PA5 | PB0 | PC6 | PB15 | PB14 | | G | PC3 | PA0 | PA3 | PA6 | PB1 | PB2 | PB10 | PB13 | | н | VDDA/VREF+ | PA1 | PA4 | PA7 | PC4 | PC5 | PB11 | PB12 | | | | | | | | | | | 1. The above figure shows the package top view. Figure 10. STM32L451Rx WLCSP64 pinout<sup>(1)</sup> | | | ga | , | 1101021 | _ +0 ++ \ | | 701 04 | pillou | | |---|-----|------|-----------------------|-----------------------|-------------------------|-----|----------------------|------------------------------|-----------------------------| | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | | А | , [ | VDD | PA15 (JTDI) | PC12 | PB4<br>(NJTRST) | PB7 | PB8 | vss | VDD | | В | 3 | vss | VDD | PC11 | PB3 (JTDO/<br>TRACESWO) | PB6 | PH3-BOOT0<br>(BOOT0) | VBAT | PC13 | | c | , | PA10 | PA13 (JTMS/<br>SWDIO) | PA14 (JTCK/<br>SWCLK) | PD2 | PB5 | PB9 | PC15-<br>OSC32_OUT<br>(PC15) | PC14-<br>OSC32_IN<br>(PC14) | | ם | , | PA9 | PA11 | PA12 | PC10 | PC1 | PC2 | PC0 | PH0-OSC_IN<br>(PH0) | | E | | PC7 | PC9 | PA8 | PC4 | PA7 | PA1 | PC3 | PH1-<br>OSC_OUT<br>(PH1) | | F | | PB15 | PC6 | PC8 | PB1 | PA5 | PA3 | VDDA/VREF+ | NRST | | G | , | PB14 | PB13 | PB12 | PB2 | PC5 | PA4 | PA2 | VSSA/VREF- | | н | ٠ | VDD | vss | PB11 | PB10 | PB0 | PA6 | VDD | PA0 | | | | | | | | | | | | 1. The above figure shows the package top view. DS11910 Rev 4 Figure 11. STM32L451Cx UFQFPN48 pinout<sup>(1)</sup> 1. The above figure shows the package top view. Table 15. Legend/abbreviations used in the pinout table | Na | me | Abbreviation | Definition | | | | | | | |-----------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--|--|--|--|--|--| | Pin r | name | Unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name | | | | | | | | | | | S | Supply pin | | | | | | | | Pin | type | I | Input only pin | | | | | | | | | | I/O | Input / output pin | | | | | | | | | | FT | 5 V tolerant I/O | | | | | | | | | | TT | 3.6 V tolerant I/O | | | | | | | | | | RST | Bidirectional reset pin with embedded weak pull-up resistor | | | | | | | | I/O str | ructure | Option for TT or FT I/Os | | | | | | | | | | | _f <sup>(1)</sup> | I/O, Fm+ capable | | | | | | | | | | _a <sup>(2)</sup> | I/O, with Analog switch function supplied by $V_{\rm DDA}$ | | | | | | | | No | otes | Unless otherwise specified | by a note, all I/Os are set as analog inputs during and after reset. | | | | | | | | Pin | Alternate functions | Functions selected through GPIOx_AFR registers | | | | | | | | | functions | Additional functions | Functions directly selected/enabled through peripheral registers | | | | | | | | <sup>1.</sup> The related I/O structures in Table 16 are: FT\_f, FT\_fa. <sup>2.</sup> The related I/O structures in *Table 16* are: FT\_a, FT\_fa, TT\_a. Table 16. STM32L451xx pin definitions | | ı | Pin I | Numl | ber | | | 10.0 | | | 1xx pin definitions Pin fund | etions | |----------|---------|--------|---------|---------|----------|---------------------------------------|----------|---------------|------------|----------------------------------------------------------------------------|--------------------------------------| | UFQFPN48 | WLCSP64 | LQFP64 | UFBGA64 | LQFP100 | UFBGA100 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | - | - | - | - | 1 | B2 | PE2 | I/O | FT | 1 | TRACECK, TIM3_ETR,<br>TSC_G7_IO1,<br>SAI1_MCLK_A,<br>EVENTOUT | - | | - | - | - | - | 2 | A1 | PE3 | I/O | FT | - | TRACED0, TIM3_CH1,<br>TSC_G7_IO2, SAI1_SD_B,<br>EVENTOUT | - | | - | - | - | - | 3 | B1 | PE4 | I/O | FT | ı | TRACED1, TIM3_CH2,<br>DFSDM1_DATIN3,<br>TSC_G7_IO3, SAI1_FS_A,<br>EVENTOUT | - | | - | - | - | - | 4 | C2 | PE5 | I/O | FT | 1 | TRACED2, TIM3_CH3,<br>DFSDM1_CKIN3,<br>TSC_G7_IO4,<br>SAI1_SCK_A, EVENTOUT | - | | - | - | - | - | 5 | D2 | PE6 | I/O | FT | - | TRACED3, TIM3_CH4,<br>SAI1_SD_A, EVENTOUT | RTC_TAMP3, WKUP3 | | 1 | В7 | 1 | B2 | 6 | E2 | VBAT | S | - | ı | - | - | | 2 | В8 | 2 | A2 | 7 | C1 | PC13 | I/O | FT | (1)<br>(2) | EVENTOUT | RTC_TAMP1, RTC_TS,<br>RTC_OUT, WKUP2 | | 3 | C8 | 3 | A1 | 8 | D1 | PC14-<br>OSC32_<br>IN<br>(PC14) | I/O | FT | (1)<br>(2) | EVENTOUT | OSC32_IN | | 4 | C7 | 4 | B1 | 9 | E1 | PC15-<br>OSC32_<br>OUT<br>(PC15) | I/O | FT | (1)<br>(2) | EVENTOUT | OSC32_OUT | | - | - | - | - | 10 | F2 | VSS | S | - | - | - | - | | - | - | - | - | 11 | G2 | VDD | S | - | - | - | - | | 5 | D8 | 5 | C1 | 12 | F1 | PH0-<br>OSC_IN<br>(PH0) | I/O | FT | ı | EVENTOUT | OSC_IN | | 6 | E8 | 6 | D1 | 13 | G1 | PH1-<br>OSC_<br>OUT<br>(PH1) | I/O | FT | - | EVENTOUT | OSC_OUT | | 7 | F8 | 7 | E1 | 14 | H2 | NRST | I/O | RST | - | - | - | | - | D7 | 8 | E3 | 15 | H1 | PC0 | I/O | FT_fa | - | LPTIM1_IN1, I2C4_SCL,<br>I2C3_SCL, LPUART1_RX,<br>LPTIM2_IN1, EVENTOUT | ADC1_IN1 | Table 16. STM32L451xx pin definitions (continued) | | F | Pin I | Numl | ber | <u>-</u> | able 16. 5 | | | - p. | Pin functions | | | |----------|----|--------|---------|---------|----------|---------------------------------------|----------|---------------|-------|----------------------------------------------------------------------------------------------|------------------------------------------------------------|--| | UFQFPN48 | 46 | LQFP64 | UFBGA64 | LQFP100 | UFBGA100 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | | - | D5 | 9 | E2 | 16 | J2 | PC1 | I/O | FT_fa | - | TRACEDO, LPTIM1_OUT,<br>I2C4_SDA, I2C3_SDA,<br>LPUART1_TX, EVENTOUT | ADC1_IN2 | | | - | D6 | 10 | F2 | 17 | J3 | PC2 | I/O | FT_a | - | LPTIM1_IN2, SPI2_MISO,<br>DFSDM1_CKOUT,<br>EVENTOUT | ADC1_IN3 | | | - | E7 | 11 | G1 | 18 | K2 | PC3 | I/O | FT_a | - | LPTIM1_ETR, SPI2_MOSI,<br>SAI1_SD_A, LPTIM2_ETR,<br>EVENTOUT | ADC1_IN4 | | | - | - | - | - | 19 | J1 | VSSA | S | - | - | - | - | | | - | - | - | - | 20 | K1 | VREF- | S | - | - | - | - | | | 8 | G8 | 12 | F1 | - | - | VSSA/<br>VREF- | S | - | ı | - | - | | | - | - | - | - | 21 | L1 | VREF+ | S | - | - | - | VREFBUF_OUT | | | - | - | - | - | 22 | M1 | VDDA | S | - | - | - | - | | | 9 | F7 | 13 | H1 | - | - | VDDA/<br>VREF+ | S | - | - | - | - | | | 10 | Н8 | 14 | G2 | 23 | L2 | PA0 | I/O | FT_a | ı | TIM2_CH1, USART2_CTS,<br>UART4_TX, COMP1_OUT,<br>SAI1_EXTCLK, TIM2_ETR,<br>EVENTOUT | OPAMP1_VINP,<br>COMP1_INM,<br>ADC1_IN5,RTC_TAMP2,<br>WKUP1 | | | 11 | E6 | 15 | H2 | 24 | M2 | PA1 | I/O | FT_a | - | TIM2_CH2, I2C1_SMBA,<br>SPI1_SCK,<br>USART2_RTS_DE,<br>UART4_RX, TIM15_CH1N,<br>EVENTOUT | OPAMP1_VINM,<br>COMP1_INP, ADC1_IN6 | | | 12 | G7 | 16 | F3 | 25 | КЗ | PA2 | I/O | FT_a | - | TIM2_CH3, USART2_TX,<br>LPUART1_TX,<br>QUADSPI_BK1_NCS,<br>COMP2_OUT, TIM15_CH1,<br>EVENTOUT | COMP2_INM,<br>ADC1_IN7,<br>WKUP4,LSCO | | | 13 | F6 | 17 | G3 | 26 | L3 | PA3 | I/O | TT_a | - | TIM2_CH4, USART2_RX,<br>LPUART1_RX,<br>QUADSPI_CLK,<br>SAI1_MCLK_A,<br>TIM15_CH2, EVENTOUT | OPAMP1_VOUT,<br>COMP2_INP, ADC1_IN8 | | | | _ | 18 | C2 | 27 | E3 | VSS | S | - | _ | - | - | | | - | H7 | 19 | D2 | 28 | НЗ | VDD | S | - | - | - | - | | Table 16. STM32L451xx pin definitions (continued) | | ı | Pin I | Numl | ber | | | | | Ċ | Pin fund | ctions | |----------|---------|--------|---------|---------|----------|---------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------| | UFQFPN48 | WLCSP64 | LQFP64 | UFBGA64 | LQFP100 | UFBGA100 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 14 | G6 | 20 | НЗ | 29 | МЗ | PA4 | I/O | TT_a | - | SPI1_NSS, SPI3_NSS,<br>USART2_CK, SAI1_FS_B,<br>LPTIM2_OUT, EVENTOUT | COMP1_INM,<br>COMP2_INM,<br>ADC1_IN9, DAC1_OUT1 | | 15 | F5 | 21 | F4 | 30 | K4 | PA5 | I/O | TT_a | - | TIM2_CH1, TIM2_ETR, SPI1_SCK, DFSDM1_CKOUT, LPTIM2_ETR, EVENTOUT | COMP1_INM,<br>COMP2_INM,<br>ADC1_IN10 | | 16 | Н6 | 22 | G4 | 31 | L4 | PA6 | I/O | FT_a | - | TIM1_BKIN, TIM3_CH1,<br>SPI1_MISO, COMP1_OUT,<br>USART3_CTS,<br>LPUART1_CTS,<br>QUADSPI_BK1_IO3,<br>TIM1_BKIN_COMP2,<br>TIM16_CH1, EVENTOUT | ADC1_IN11 | | 17 | E5 | 23 | H4 | 32 | M4 | PA7 | I/O | FT_fa | - | TIM1_CH1N, TIM3_CH2,<br>I2C3_SCL, SPI1_MOSI,<br>DFSDM1_DATIN0,<br>QUADSPI_BK1_IO2,<br>COMP2_OUT, EVENTOUT | ADC1_IN12 | | - | E4 | 24 | H5 | 33 | K5 | PC4 | I/O | FT_a | 1 | USART3_TX, EVENTOUT | COMP1_INM,<br>ADC1_IN13 | | - | G5 | 25 | H6 | 34 | L5 | PC5 | I/O | FT_a | 1 | USART3_RX, EVENTOUT | COMP1_INP,<br>ADC1_IN14, WKUP5 | | 18 | H5 | 26 | F5 | 35 | M5 | PB0 | I/O | FT_a | 1 | TIM1_CH2N, TIM3_CH3, SPI1_NSS, DFSDM1_CKIN0, USART3_CK, QUADSPI_BK1_IO1, COMP1_OUT, SAI1_EXTCLK, EVENTOUT | ADC1_IN15 | | 19 | F4 | 27 | G5 | 36 | M6 | PB1 | I/O | FT_a | 1 | TIM1_CH3N, TIM3_CH4, DFSDM1_DATIN0, USART3_RTS_DE, LPUART1_RTS_DE, QUADSPI_BK1_IO0, LPTIM2_IN1, EVENTOUT | COMP1_INM,<br>ADC1_IN16 | | 20 | G4 | 28 | G6 | 37 | L6 | PB2 | I/O | FT_a | - | RTC_OUT, LPTIM1_OUT,<br>I2C3_SMBA,<br>DFSDM1_CKIN0,<br>EVENTOUT | COMP1_INP | | - | - | 1 | - | 38 | M7 | PE7 | I/O | FT | - | TIM1_ETR,<br>DFSDM1_DATIN2,<br>SAI1_SD_B, EVENTOUT | - | Table 16. STM32L451xx pin definitions (continued) | | ı | Pin I | Numl | oer | | ter | | ctions | | | | |----------|---------|--------|---------|---------|----------|---------------------------------------|----------|---------------|-------|-----------------------------------------------------------------------------------------------------------------------|----------------------| | UFQFPN48 | WLCSP64 | LQFP64 | UFBGA64 | LQFP100 | UFBGA100 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | - | - | 1 | - | 39 | L7 | PE8 | I/O | FT | - | TIM1_CH1N,<br>DFSDM1_CKIN2,<br>SAI1_SCK_B, EVENTOUT | - | | - | - | - | - | 40 | M8 | PE9 | I/O | FT | - | TIM1_CH1,<br>DFSDM1_CKOUT,<br>SAI1_FS_B, EVENTOUT | - | | - | - | - | - | 41 | L8 | PE10 | I/O | FT | - | TIM1_CH2N,TSC_G5_IO1,<br>QUADSPI_CLK,<br>SAI1_MCLK_B,<br>EVENTOUT | - | | - | - | - | - | 42 | M9 | PE11 | I/O | FT | - | TIM1_CH2, TSC_G5_IO2,<br>QUADSPI_BK1_NCS,<br>EVENTOUT | - | | - | - | - | - | 43 | L9 | PE12 | I/O | FT | - | TIM1_CH3N, SPI1_NSS,<br>TSC_G5_IO3,<br>QUADSPI_BK1_IO0,<br>EVENTOUT | - | | - | - | - | - | 44 | M10 | PE13 | I/O | FT | - | TIM1_CH3, SPI1_SCK,<br>TSC_G5_IO4,<br>QUADSPI_BK1_IO1,<br>EVENTOUT | - | | - | - | - | - | 45 | M11 | PE14 | I/O | FT | - | TIM1_CH4, TIM1_BKIN2,<br>TIM1_BKIN2_COMP2,<br>SPI1_MISO,<br>QUADSPI_BK1_IO2,<br>EVENTOUT | - | | - | - | 1 | - | 46 | M12 | PE15 | I/O | FT | - | TIM1_BKIN, TIM1_BKIN_COMP1, SPI1_MOSI, QUADSPI_BK1_IO3, EVENTOUT | - | | 21 | H4 | 29 | G7 | 47 | L10 | PB10 | I/O | FT_f | - | TIM2_CH3, I2C4_SCL, I2C2_SCL, SPI2_SCK, USART3_TX, LPUART1_RX, TSC_SYNC, QUADSPI_CLK, COMP1_OUT, SAI1_SCK_A, EVENTOUT | - | | 22 | НЗ | 30 | H7 | 48 | L11 | PB11 | I/O | FT_f | - | TIM2_CH4, I2C4_SDA,<br>I2C2_SDA, USART3_RX,<br>LPUART1_TX,<br>QUADSPI_BK1_NCS,<br>COMP2_OUT, EVENTOUT | - | Table 16. STM32L451xx pin definitions (continued) | | ı | Pin I | Numl | ber | | ter | | | | Pin fund | ctions | |----------|---------|--------|---------|---------|----------|---------------------------------------|----------|---------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | UFQFPN48 | WLCSP64 | LQFP64 | UFBGA64 | LQFP100 | UFBGA100 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 23 | H2 | 31 | D6 | 49 | F12 | VSS | S | ı | - | - | - | | 24 | H1 | 32 | E6 | 50 | G12 | VDD | S | - | - | - | - | | 25 | G3 | 33 | Н8 | 51 | L12 | PB12 | I/O | FT | 1 | TIM1_BKIN, TIM1_BKIN_COMP2, I2C2_SMBA, SPI2_NSS, DFSDM1_DATIN1, USART3_CK, LPUART1_RTS_DE, TSC_G1_IO1, CAN1_RX, SAI1_FS_A, TIM15_BKIN, EVENTOUT | - | | 26 | G2 | 34 | G8 | 52 | K12 | PB13 | I/O | FT_f | - | TIM1_CH1N, I2C2_SCL, SPI2_SCK, DFSDM1_CKIN1, USART3_CTS, LPUART1_CTS, TSC_G1_IO2, CAN1_TX, SAI1_SCK_A, TIM15_CH1N, EVENTOUT | - | | 27 | G1 | 35 | F8 | 53 | K11 | PB14 | I/O | FT_f | - | TIM1_CH2N, I2C2_SDA, SPI2_MISO, DFSDM1_DATIN2, USART3_RTS_DE, TSC_G1_IO3, SAI1_MCLK_A, TIM15_CH1, EVENTOUT | - | | 28 | F1 | 36 | F7 | 54 | K10 | PB15 | I/O | FT | - | RTC_REFIN, TIM1_CH3N,<br>SPI2_MOSI,<br>DFSDM1_CKIN2,<br>TSC_G1_IO4, SAI1_SD_A,<br>TIM15_CH2, EVENTOUT | - | | - | - | - | - | 55 | K9 | PD8 | I/O | FT | - | USART3_TX, EVENTOUT | - | | - | - | - | - | 56 | K8 | PD9 | I/O | FT | - | USART3_RX, EVENTOUT | - | | - | - | - | - | 57 | J12 | PD10 | I/O | FT | - | USART3_CK,<br>TSC_G6_IO1, EVENTOUT | - | | - | - | - | 1 | 58 | J11 | PD11 | I/O | FT | 1 | I2C4_SMBA,<br>USART3_CTS,<br>TSC_G6_IO2,<br>LPTIM2_ETR, EVENTOUT | - | | - | - | - | - | 59 | J10 | PD12 | I/O | FT | - | I2C4_SCL,<br>USART3_RTS_DE,<br>TSC_G6_IO3,<br>LPTIM2_IN1, EVENTOUT | - | Table 16. STM32L451xx pin definitions (continued) | | | Pin I | Numl | ber | | | | | | Pin fund | | | | | |----------|---------|--------|---------|---------|----------|---------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------------|----------------------|--|--|--| | UFQFPN48 | WLCSP64 | LQFP64 | UFBGA64 | LQFP100 | UFBGA100 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | | | | - | - | 1 | 1 | 60 | H12 | PD13 | I/O | FT | - | I2C4_SDA, TSC_G6_IO4,<br>LPTIM2_OUT, EVENTOUT | - | | | | | - | - | - | - | 61 | H11 | PD14 | I/O | FT | - | EVENTOUT | - | | | | | - | - | - | - | 62 | H10 | PD15 | I/O | FT | - | EVENTOUT | - | | | | | - | F2 | 37 | F6 | 63 | E12 | PC6 | I/O | FT | - | TIM3_CH1, DFSDM1_CKIN3, TSC_G4_IO1, SDMMC1_D6, EVENTOUT | - | | | | | - | E1 | 38 | E7 | 64 | E11 | PC7 | I/O | FT | - | TIM3_CH2, DFSDM1_DATIN3, TSC_G4_IO2, SDMMC1_D7, EVENTOUT | - | | | | | - | F3 | 39 | E8 | 65 | E10 | PC8 | I/O | FT | - | TIM3_CH3, TSC_G4_IO3,<br>SDMMC1_D0, EVENTOUT | - | | | | | - | E2 | 40 | D8 | 66 | D12 | PC9 | I/O | FT | - | TIM3_CH4, TSC_G4_IO4,<br>SDMMC1_D1, EVENTOUT | - | | | | | 29 | E3 | 41 | D7 | 67 | D11 | PA8 | I/O | FT | - | MCO, TIM1_CH1, DFSDM1_CKIN1, USART1_CK, SAI1_SCK_A, LPTIM2_OUT, EVENTOUT | - | | | | | 30 | D1 | 42 | C7 | 68 | D10 | PA9 | I/O | FT_f | - | TIM1_CH2, I2C1_SCL, DFSDM1_DATIN1, USART1_TX, SAI1_FS_A, TIM15_BKIN, EVENTOUT | - | | | | | 31 | C1 | 43 | C6 | 69 | C12 | PA10 | I/O | FT_f | - | TIM1_CH3, I2C1_SDA,<br>USART1_RX, SAI1_SD_A,<br>EVENTOUT | - | | | | | 32 | D2 | 44 | C8 | 70 | B12 | PA11 | I/O | FT | - | TIM1_CH4, TIM1_BKIN2,<br>SPI1_MISO, COMP1_OUT,<br>USART1_CTS, CAN1_RX,<br>TIM1_BKIN2_COMP1,<br>EVENTOUT | - | | | | | 33 | D3 | 45 | В8 | 71 | A12 | PA12 | I/O | FT_f | - | TIM1_ETR, SPI1_MOSI,<br>USART1_RTS_DE,<br>CAN1_TX, EVENTOUT | - | | | | | 34 | C2 | 46 | A8 | 72 | A11 | PA13<br>(JTMS/<br>SWDIO) | I/O | FT | (3) | JTMS/SWDAT, IR_OUT,<br>SAI1_SD_B, EVENTOUT | - | | | | | 35 | В1 | 47 | D5 | - | - | VSS | S | - | - | - | - | | | | | 36 | A1 | 48 | E5 | 73 | C11 | VDD | S | - | - | - | - | | | | Table 16. STM32L451xx pin definitions (continued) | | ı | Pin I | Num | ber | | | | | | Pin functions | | | | | | |----------|---------|--------|---------|---------|----------|---------------------------------------|----------|---------------|-------|------------------------------------------------------------------------------------------------------------|----------------------|--|--|--|--| | UFQFPN48 | WLCSP64 | LQFP64 | UFBGA64 | LQFP100 | UFBGA100 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | | | | | - | - | - | - | 74 | F11 | VSS | S | ı | - | - | - | | | | | | - | B2 | - | - | 75 | G11 | VDD | S | ı | - | - | - | | | | | | 37 | C3 | 49 | A7 | 76 | A10 | PA14<br>(JTCK/<br>SWCLK) | I/O | FT | (3) | JTCK/SWCLK,<br>LPTIM1_OUT, I2C1_SMBA,<br>I2C4_SMBA, SAI1_FS_B,<br>EVENTOUT | - | | | | | | 38 | A2 | 50 | A6 | 77 | A9 | PA15<br>(JTDI) | I/O | FT | (3) | JTDI, TIM2_CH1, TIM2_ETR, USART2_RX, SPI1_NSS, SPI3_NSS, USART3_RTS_DE, UART4_RTS_DE, TSC_G3_IO1, EVENTOUT | - | | | | | | - | D4 | 51 | В7 | 78 | B11 | PC10 | I/O | FT | - | TRACED1, SPI3_SCK, USART3_TX, UART4_TX, TSC_G3_IO2, SDMMC1_D2, EVENTOUT | - | | | | | | - | ВЗ | 52 | В6 | 79 | C10 | PC11 | I/O | FT | - | SPI3_MISO, USART3_RX,<br>UART4_RX, TSC_G3_IO3,<br>SDMMC1_D3, EVENTOUT | - | | | | | | - | А3 | 53 | C5 | 80 | B10 | PC12 | I/O | FT | - | TRACED3, SPI3_MOSI,<br>USART3_CK,<br>TSC_G3_IO4,<br>SDMMC1_CK, EVENTOUT | - | | | | | | - | - | - | - | 81 | C9 | PD0 | I/O | FT | - | SPI2_NSS, CAN1_RX,<br>EVENTOUT | - | | | | | | - | - | - | - | 82 | В9 | PD1 | 1/0 | FT | - | SPI2_SCK, CAN1_TX,<br>EVENTOUT | - | | | | | | - | C4 | 54 | B5 | 83 | C8 | PD2 | I/O | FT | - | TRACED2, TIM3_ETR, USART3_RTS_DE, TSC_SYNC, SDMMC1_CMD, EVENTOUT | - | | | | | | - | - | _ | - | 84 | B8 | PD3 | I/O | FT | - | SPI2_MISO, DFSDM1_DATIN0, USART2_CTS, QUADSPI_BK2_NCS, EVENTOUT | - | | | | | | - | - | _ | - | 85 | В7 | PD4 | I/O | FT | _ | SPI2_MOSI,<br>DFSDM1_CKIN0,<br>USART2_RTS_DE,<br>QUADSPI_BK2_IO0,<br>EVENTOUT | - | | | | | Table 16. STM32L451xx pin definitions (continued) | | F | Pin I | Numl | ber | | | | | | Pin fund | etions | |----------|---------|--------|---------|---------|----------|---------------------------------------|----------|---------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | UFQFPN48 | WLCSP64 | LQFP64 | UFBGA64 | LQFP100 | UFBGA100 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | - | - | ı | ı | 86 | A6 | PD5 | I/O | FT | - | USART2_TX,<br>QUADSPI_BK2_IO1,<br>EVENTOUT | - | | - | - | 1 | - | 87 | В6 | PD6 | I/O | FT | - | DFSDM1_DATIN1,<br>USART2_RX,<br>QUADSPI_BK2_IO2,<br>SAI1_SD_A, EVENTOUT | - | | - | - | 1 | - | 88 | A5 | PD7 | I/O | FT | - | DFSDM1_CKIN1,<br>USART2_CK,<br>QUADSPI_BK2_IO3,<br>EVENTOUT | - | | 39 | B4 | 55 | A5 | 89 | A8 | PB3<br>(JTDO/<br>TRACE<br>SWO) | I/O | FT_a | (3) | JTDO/TRACESWO,<br>TIM2_CH2, SPI1_SCK,<br>SPI3_SCK,<br>USART1_RTS_DE,<br>SAI1_SCK_B, EVENTOUT | COMP2_INM | | 40 | A4 | 56 | A4 | 90 | A7 | PB4<br>(NJTRST) | I/O | FT_fa | (3) | NJTRST, TIM3_CH1, I2C3_SDA, SPI1_MISO, SPI3_MISO, USART1_CTS, TSC_G2_IO1, SAI1_MCLK_B, EVENTOUT | COMP2_INP | | 41 | C5 | 57 | C4 | 91 | C5 | PB5 | I/O | FT | - | LPTIM1_IN1, TIM3_CH2,<br>CAN1_RX, I2C1_SMBA,<br>SPI1_MOSI, SPI3_MOSI,<br>USART1_CK,<br>TSC_G2_IO2,<br>COMP2_OUT, SAI1_SD_B,<br>TIM16_BKIN, EVENTOUT | - | | 42 | B5 | 58 | D3 | 92 | B5 | PB6 | I/O | FT_fa | - | LPTIM1_ETR, I2C1_SCL,<br>I2C4_SCL, USART1_TX,<br>CAN1_TX, TSC_G2_IO3,<br>SAI1_FS_B, TIM16_CH1N,<br>EVENTOUT | COMP2_INP | | 43 | A5 | 59 | C3 | 93 | B4 | PB7 | I/O | FT_fa | - | LPTIM1_IN2, I2C1_SDA,<br>I2C4_SDA, USART1_RX,<br>UART4_CTS,<br>TSC_G2_IO4, EVENTOUT | COMP2_INM, PVD_IN | | 44 | В6 | 60 | В4 | 94 | A4 | PH3-<br>BOOT0<br>(BOOT0) | I/O | - | - | EVENTOUT | воото | Table 16. STM32L451xx pin definitions (continued) | | | D: I | <b>.</b> | L | | | | | Ė | Pin fund | ctions | |----------|---------|--------|----------|---------|----------|---------------------------------------|----------|---------------|-------|------------------------------------------------------------------------------|----------------------| | | ' | PIN I | Num | ber | | E G | | 4 | | | | | UFQFPN48 | WLCSP64 | LQFP64 | UFBGA64 | LQFP100 | UFBGA100 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 45 | A6 | 61 | В3 | 95 | А3 | PB8 | I/O | FT_f | - | I2C1_SCL, CAN1_RX,<br>SDMMC1_D4,<br>SAI1_MCLK_A,<br>TIM16_CH1, EVENTOUT | | | 46 | C6 | 62 | А3 | 96 | ВЗ | PB9 | I/O | FT_f | ı | IR_OUT, I2C1_SDA,<br>SPI2_NSS, CAN1_TX,<br>SDMMC1_D5, SAI1_FS_A,<br>EVENTOUT | | | - | - | - | - | 97 | C3 | PE0 | I/O | FT | - | TIM16_CH1, EVENTOUT | - | | - | - | - | - | 98 | A2 | PE1 | I/O | FT | - | EVENTOUT | - | | 47 | A7 | 63 | D4 | 99 | D3 | VSS | S | - | - | - | - | | 48 | A8 | 64 | E4 | 100 | C4 | VDD | S | - | - | - | - | PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: - The speed should not exceed 2 MHz with a maximum load of 30 pF - These GPIOs must not be used as current sources (e.g. to drive an LED). After a Backup domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function then depends on the content of the RTC registers which are not reset by the system reset. For details on how to manage these GPIOs, refer to the Backup domain and RTC register descriptions in the RM0394 reference manual. <sup>3.</sup> After reset, these pins are configured as JTAG/SW debug alternate functions, and the internal pull-up on PA15, PA13, PB4 pins and the internal pull-down on PA14 pin are activated. Table 17. Alternate function AF0 to AF7<sup>(1)</sup> | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |--------|------|--------------|---------------------|-------------------------|---------------------------|------------------------|----------------|----------------------|------------------------------| | Po | ort | SYS_AF | TIM1/TIM2<br>LPTIM1 | I2C4/TIM1/<br>TIM2/TIM3 | I2C4/USART2/<br>CAN1/TIM1 | 2C1/ 2C2/<br> 2C3/ 2C4 | SPI1/SPI2/I2C4 | SPI3/DFSDM/<br>COMP1 | USART1/<br>USART2/<br>USART3 | | | PA0 | - | TIM2_CH1 | - | - | - | - | - | USART2_CTS | | | PA1 | - | TIM2_CH2 | - | - | I2C1_SMBA | SPI1_SCK | - | USART2_RTS_<br>DE | | | PA2 | - | TIM2_CH3 - | | - | - | - | - | USART2_TX | | | PA3 | - | TIM2_CH4 | - | - | - | - | - | USART2_RX | | | PA4 | - | - | - | - | - | SPI1_NSS | SPI3_NSS | USART2_CK | | | PA5 | - | - TIM2_CH1 TIM | | - | - | SPI1_SCK | DFSDM1_<br>CKOUT | - | | | PA6 | - | TIM1_BKIN | TIM3_CH1 | - | - | SPI1_MISO | COMP1_OUT | USART3_CTS | | | PA7 | - | TIM1_CH1N | TIM3_CH2 | - | I2C3_SCL | SPI1_MOSI | DFSDM1_<br>DATIN0 | - | | Port A | PA8 | MCO | TIM1_CH1 | - | - | - | - | DFSDM1_<br>CKIN1 | USART1_CK | | | PA9 | - | TIM1_CH2 | - | - | I2C1_SCL | - | DFSDM1_<br>DATIN1 | USART1_TX | | | PA10 | - | TIM1_CH3 | - | - | I2C1_SDA | - | - | USART1_RX | | | PA11 | - | TIM1_CH4 | TIM1_BKIN2 | - | - | SPI1_MISO | COMP1_OUT | USART1_CTS | | | PA12 | - TIM1_ETR - | | - | - | SPI1_MOSI | - | USART1_RTS_<br>DE | | | | PA13 | JTMS/SWDAT | IR_OUT | - | - | - | - | - | - | | | PA14 | JTCK/SWCLK | LPTIM1_OUT | - | - | I2C1_SMBA | I2C4_SMBA | - | - | | | PA15 | JTDI | TIM2_CH1 | TIM2_ETR | USART2_RX | - | SPI1_NSS | SPI3_NSS | USART3_RTS_<br>DE | Table 17. Alternate function AF0 to AF7<sup>(1)</sup> (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |--------|------|-------------------|---------------------|-------------------------|---------------------------|------------------------|----------------|----------------------|------------------------------| | Po | ort | SYS_AF | TIM1/TIM2<br>LPTIM1 | 12C4/TIM1/<br>TIM2/TIM3 | I2C4/USART2/<br>CAN1/TIM1 | 2C1/ 2C2/<br> 2C3/ 2C4 | SPI1/SPI2/I2C4 | SPI3/DFSDM/<br>COMP1 | USART1/<br>USART2/<br>USART3 | | | PB0 | - | TIM1_CH2N | TIM3_CH3 | - | - | SPI1_NSS | DFSDM1_<br>CKIN0 | USART3_CK | | | PB1 | - | TIM1_CH3N TIM3_CH4 | | - | - | - | DFSDM1_<br>DATIN0 | USART3_RTS_<br>DE | | | PB2 | RTC_OUT | LPTIM1_OUT | - | - | I2C3_SMBA | - | DFSDM1_<br>CKIN0 | - | | | PB3 | JTDO/<br>TRACESWO | TIM2_CH2 | - | - | - | SPI1_SCK | SPI3_SCK | USART1_RTS_<br>DE | | | PB4 | NJTRST | - | TIM3_CH1 | - | I2C3_SDA | SPI1_MISO | SPI3_MISO | USART1_CTS | | | PB5 | - | LPTIM1_IN1 | TIM3_CH2 | CAN1_RX | I2C1_SMBA | SPI1_MOSI | SPI3_MOSI | USART1_CK | | | PB6 | - | LPTIM1_ETR | - | - | I2C1_SCL | I2C4_SCL | - | USART1_TX | | Port B | PB7 | - | LPTIM1_IN2 | - | - | I2C1_SDA | I2C4_SDA | - | USART1_RX | | POILE | PB8 | - | - | - | - | I2C1_SCL | - | = | - | | | PB9 | - | IR_OUT | - | - | I2C1_SDA | SPI2_NSS | = | - | | | PB10 | - | TIM2_CH3 | - | I2C4_SCL | I2C2_SCL | SPI2_SCK | - | USART3_TX | | | PB11 | - | TIM2_CH4 | - | I2C4_SDA | I2C2_SDA | - | - | USART3_RX | | | PB12 | - | TIM1_BKIN | - | TIM1_BKIN_C<br>OMP2 | I2C2_SMBA | SPI2_NSS | DFSDM1_<br>DATIN1 | USART3_CK | | | PB13 | - | TIM1_CH1N | - | - | I2C2_SCL | SPI2_SCK | DFSDM1_<br>CKIN1 | USART3_CTS | | | PB14 | - | TIM1_CH2N | - | - | I2C2_SDA | SPI2_MISO | DFSDM1_<br>DATIN2 | USART3_RTS_<br>DE | | | PB15 | RTC_REFIN | TIM1_CH3N | - | - | - | SPI2_MOSI | DFSDM1_<br>CKIN2 | - | Pinouts and pin description Table 17. Alternate function AF0 to AF7<sup>(1)</sup> (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |--------|------|---------|---------------------|-------------------------|---------------------------|------------------------|----------------|----------------------|------------------------------| | Po | ort | SYS_AF | TIM1/TIM2<br>LPTIM1 | I2C4/TIM1/<br>TIM2/TIM3 | I2C4/USART2/<br>CAN1/TIM1 | 2C1/ 2C2/<br> 2C3/ 2C4 | SPI1/SPI2/I2C4 | SPI3/DFSDM/<br>COMP1 | USART1/<br>USART2/<br>USART3 | | | PC0 | - | LPTIM1_IN1 | I2C4_SCL | - | I2C3_SCL | - | - | - | | | PC1 | TRACED0 | LPTIM1_OUT | I2C4_SDA | - | I2C3_SDA | - | - | - | | | PC2 | - | LPTIM1_IN2 - | | - | - | SPI2_MISO | DFSDM1_<br>CKOUT | - | | | PC3 | - | LPTIM1_ETR - | | - | - | SPI2_MOSI | - | - | | | PC4 | - | | | - | - | - | - | USART3_TX | | | PC5 | - | - | - | - | - | - | - | USART3_RX | | | PC6 | - | - | TIM3_CH1 | - | - | - | DFSDM1_<br>CKIN3 | - | | Port C | PC7 | - | - | TIM3_CH2 | - | - | - | DFSDM1_<br>DATIN3 | - | | | PC8 | - | - | TIM3_CH3 | - | - | - | - | - | | | PC9 | - | - | TIM3_CH4 | - | - | - | - | - | | | PC10 | TRACED1 | - | - | - | - | - | SPI3_SCK | USART3_TX | | | PC11 | - | - | - | - | - | - | SPI3_MISO | USART3_RX | | | PC12 | TRACED3 | - | = | - | - | - | SPI3_MOSI | USART3_CK | | | PC13 | - | - | = | - | - | - | - | - | | | PC14 | - | - | - | - | - | - | - | - | | | PC15 | - | - | - | - | - | - | - | - | Table 17. Alternate function AF0 to AF7<sup>(1)</sup> (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |--------|------|---------|---------------------|-------------------------|---------------------------|------------------------|----------------|----------------------|------------------------------| | Pe | ort | SYS_AF | TIM1/TIM2<br>LPTIM1 | I2C4/TIM1/<br>TIM2/TIM3 | I2C4/USART2/<br>CAN1/TIM1 | 2C1/ 2C2/<br> 2C3/ 2C4 | SPI1/SPI2/I2C4 | SPI3/DFSDM/<br>COMP1 | USART1/<br>USART2/<br>USART3 | | | PD0 | - | - | - | - | - | SPI2_NSS | - | - | | | PD1 | - | - | - | - | ı | SPI2_SCK | 1 | - | | | PD2 | TRACED2 | - | TIM3_ETR | - | - | - | - | USART3_RTS_<br>DE | | | PD3 | - | - | - | - | - | SPI2_MISO | DFSDM1_<br>DATIN0 | USART2_CTS | | | PD4 | - | - | - | - | - | SPI2_MOSI | DFSDM1_<br>CKIN0 | USART2_RTS_<br>DE | | | PD5 | - | - | - | - | - | - | - | USART2_TX | | | PD6 | - | - | - | - | - | - | DFSDM1_<br>DATIN1 | USART2_RX | | Port D | PD7 | - | - | - | - | - | - | DFSDM1_<br>CKIN1 | USART2_CK | | | PD8 | - | - | - | - | - | - | - | USART3_TX | | | PD9 | - | - | - | - | - | - | - | USART3_RX | | | PD10 | - | - | - | - | - | - | - | USART3_CK | | | PD11 | - | - | - | - | I2C4_SMBA | - | - | USART3_CTS | | | PD12 | - | - | - | - | I2C4_SCL | - | - | USART3_RTS_<br>DE | | | PD13 | - | - | - | - | I2C4_SDA | - | - | - | | | PD14 | - | - | - | - | - | - | - | - | | | PD15 | - | - | - | - | ı | - | - | - | Pinouts and pin description Table 17. Alternate function AF0 to AF7<sup>(1)</sup> (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |--------|------|----------|---------------------|-------------------------|---------------------------|------------------------|----------------|----------------------|------------------------------| | Po | ort | SYS_AF | TIM1/TIM2<br>LPTIM1 | I2C4/TIM1/<br>TIM2/TIM3 | I2C4/USART2/<br>CAN1/TIM1 | 2C1/ 2C2/<br> 2C3/ 2C4 | SPI1/SPI2/I2C4 | SPI3/DFSDM/<br>COMP1 | USART1/<br>USART2/<br>USART3 | | | PE0 | - | - | - | - | - | - | - | - | | | PE1 | <u>-</u> | - | - | - | <u>-</u> | - | - | - | | | PE2 | TRACECK | - | TIM3_ETR | - | - | - | - | - | | | PE3 | TRACED0 | - | TIM3_CH1 | - | - | - | - | - | | | PE4 | TRACED1 | - | TIM3_CH2 | - | - | - | DFSDM1_<br>DATIN3 | - | | | PE5 | TRACED2 | - | TIM3_CH3 | - | - | - | DFSDM1_<br>CKIN3 | - | | | PE6 | TRACED3 | - | TIM3_CH4 | - | - | - | - | - | | | PE7 | - | TIM1_ETR | - | - | - | - | DFSDM1_<br>DATIN2 | - | | Port E | PE8 | - | TIM1_CH1N | - | - | - | - | DFSDM1_<br>CKIN2 | - | | | PE9 | - | TIM1_CH1 | - | - | - | - | DFSDM1_<br>CKOUT | - | | | PE10 | - | TIM1_CH2N | - | - | - | - | - | - | | | PE11 | - | TIM1_CH2 | - | - | - | - | - | - | | | PE12 | - | TIM1_CH3N | - | - | - | SPI1_NSS | - | - | | | PE13 | - | TIM1_CH3 | - | - | - | SPI1_SCK | - | - | | | PE14 | - | TIM1_CH4 | TIM1_BKIN2 | TIM1_BKIN2_<br>COMP2 | | SPI1_MISO | - | - | | | PE15 | - | TIM1_BKIN | - | TIM1_BKIN_<br>COMP1 | - | SPI1_MOSI | - | - | ## Table 17. Alternate function AF0 to AF7<sup>(1)</sup> (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |--------|-----|--------|---------------------|-------------------------|---------------------------|------------------------|----------------|----------------------|------------------------------| | Po | ort | SYS_AF | TIM1/TIM2<br>LPTIM1 | 12C4/TIM1/<br>TIM2/TIM3 | I2C4/USART2/<br>CAN1/TIM1 | 2C1/ 2C2/<br> 2C3/ 2C4 | SPI1/SPI2/I2C4 | SPI3/DFSDM/<br>COMP1 | USART1/<br>USART2/<br>USART3 | | | PH0 | - | - | - | - | - | - | - | - | | Port H | PH1 | - | - | - | - | - | - | - | - | | | PH3 | - | - | - | - | - | - | - | - | <sup>1.</sup> Please refer to *Table 18* for AF8 to AF15. DS11910 Rev 4 Pinouts and pin description | Table 18. | A 14 4 - | £ | A E0 | 4. | A = a = (1) | |-----------|-----------|----------|------|----|-------------| | Table 18. | Aiternate | tunction | AFÖ | το | ALIO. | | | | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |--------|------|----------------------------|------------|---------------------|------|----------------------------|-------------|-----------------------------|----------| | Po | ort | UART4/<br>LPUART1/<br>CAN1 | CAN1/TSC | CAN1/<br>QUADSPI | - | SDMMC1/<br>COMP1/<br>COMP2 | SAI1 | TIM2/TIM15/<br>TIM16/LPTIM2 | EVENTOUT | | | PA0 | UART4_TX | - | - | - | COMP1_OUT | SAI1_EXTCLK | TIM2_ETR | EVENTOUT | | | PA1 | UART4_RX | - | - | - | - | - | TIM15_CH1N | EVENTOUT | | | PA2 | LPUART1_TX | - | QUADSPI_<br>BK1_NCS | - | COMP2_OUT | - | TIM15_CH1 | EVENTOUT | | | PA3 | LPUART1_RX | - | QUADSPI_CLK | - | - | SAI1_MCLK_A | TIM15_CH2 | EVENTOUT | | | PA4 | - | - | - | - | - | SAI1_FS_B | LPTIM2_OUT | EVENTOUT | | | PA5 | - | - | - | - | - | - | LPTIM2_ETR | EVENTOUT | | | PA6 | LPUART1_CTS | - | QUADSPI_<br>BK1_IO3 | - | TIM1_BKIN_<br>COMP2 | - | TIM16_CH1 | EVENTOUT | | Port A | PA7 | - | - | QUADSPI_<br>BK1_IO2 | - | COMP2_OUT | - | - | EVENTOUT | | | PA8 | - | - | - | - | - | SAI1_SCK_A | LPTIM2_OUT | EVENTOUT | | | PA9 | - | - | - | - | - | SAI1_FS_A | TIM15_BKIN | EVENTOUT | | | PA10 | - | - | - | - | - | SAI1_SD_A | - | EVENTOUT | | | PA11 | - | CAN1_RX | - | - | TIM1_BKIN2_<br>COMP1 | - | - | EVENTOUT | | | PA12 | - | CAN1_TX | - | - | - | - | - | EVENTOUT | | | PA13 | - | - | - | - | - | SAI1_SD_B | - | EVENTOUT | | | PA14 | - | - | - | - | - | SAI1_FS_B | - | EVENTOUT | | | PA15 | UART4_RTS_<br>DE | TSC_G3_IO1 | - | - | - | - | - | EVENTOUT | Table 18. Alternate function AF8 to AF15<sup>(1)</sup> (continued) | | | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |--------|------|----------------------------|------------|---------------------|------|----------------------------|-------------|-----------------------------|----------| | Po | ort | UART4/<br>LPUART1/<br>CAN1 | CAN1/TSC | CAN1/<br>QUADSPI | - | SDMMC1/<br>COMP1/<br>COMP2 | SAI1 | TIM2/TIM15/<br>TIM16/LPTIM2 | EVENTOUT | | | PB0 | - | - | QUADSPI_<br>BK1_IO1 | - | COMP1_OUT | SAI1_EXTCLK | - | EVENTOUT | | | PB1 | LPUART1_RTS<br>_DE | - | QUADSPI_<br>BK1_IO0 | - | - | - | LPTIM2_IN1 | EVENTOUT | | | PB2 | - | - | - | - | - | - | - | EVENTOUT | | • | PB3 | - | - | - | - | - | SAI1_SCK_B | - | EVENTOUT | | | PB4 | - | TSC_G2_IO1 | - | - | - | SAI1_MCLK_B | - | EVENTOUT | | | PB5 | - | TSC_G2_IO2 | - | - | COMP2_OUT | SAI1_SD_B | TIM16_BKIN | EVENTOUT | | | PB6 | CAN1_TX | TSC_G2_IO3 | - | - | - | SAI1_FS_B | TIM16_CH1N | EVENTOUT | | Port B | PB7 | UART4_CTS | TSC_G2_IO4 | - | - | - | - | - | EVENTOUT | | lone | PB8 | - | CAN1_RX | - | - | SDMMC1_D4 | SAI1_MCLK_A | TIM16_CH1 | EVENTOUT | | | PB9 | - | CAN1_TX | - | - | SDMMC1_D5 | SAI1_FS_A | - | EVENTOUT | | | PB10 | LPUART1_RX | TSC_SYNC | QUADSPI_CLK | - | COMP1_OUT | SAI1_SCK_A | - | EVENTOUT | | | PB11 | LPUART1_TX | - | QUADSPI_<br>BK1_NCS | - | COMP2_OUT | - | - | EVENTOUT | | | PB12 | LPUART1_RTS<br>_DE | TSC_G1_IO1 | CAN1_RX | - | - | SAI1_FS_A | TIM15_BKIN | EVENTOUT | | , | PB13 | LPUART1_CTS | TSC_G1_IO2 | CAN1_TX | - | - | SAI1_SCK_A | TIM15_CH1N | EVENTOUT | | , | PB14 | - | TSC_G1_IO3 | - | - | - | SAI1_MCLK_A | TIM15_CH1 | EVENTOUT | | | PB15 | - | TSC_G1_IO4 | - | - | - | SAI1_SD_A | TIM15_CH2 | EVENTOUT | Pinouts and pin description Table 18. Alternate function AF8 to AF15<sup>(1)</sup> (continued) | | | I | 1 | | | O Al 13.7 (COILL | , | | | |--------|------|----------------------------|------------|------------------|------|----------------------------|-----------|-----------------------------|----------| | | | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | | Po | ort | UART4/<br>LPUART1/<br>CAN1 | CAN1/TSC | CAN1/<br>QUADSPI | - | SDMMC1/<br>COMP1/<br>COMP2 | SAI1 | TIM2/TIM15/<br>TIM16/LPTIM2 | EVENTOUT | | | PC0 | LPUART1_RX | - | - | - | - | - | LPTIM2_IN1 | EVENTOUT | | | PC1 | LPUART1_TX | - | - | - | - | - | - | EVENTOUT | | | PC2 | - | - | - | - | - | - | - | EVENTOUT | | | PC3 | - | - | - | - | - | SAI1_SD_A | LPTIM2_ETR | EVENTOUT | | | PC4 | - | - | - | - | - | - | - | EVENTOUT | | | PC5 | - | - | - | - | - | - | - | EVENTOUT | | | PC6 | - | TSC_G4_IO1 | - | - | SDMMC1_D6 | - | - | EVENTOUT | | Port C | PC7 | - | TSC_G4_IO2 | - | - | SDMMC1_D7 | - | - | EVENTOUT | | Poil C | PC8 | - | TSC_G4_IO3 | - | - | SDMMC1_D0 | - | - | EVENTOUT | | | PC9 | - | TSC_G4_IO4 | - | - | SDMMC1_D1 | - | - | EVENTOUT | | | PC10 | UART4_TX | TSC_G3_IO2 | - | - | SDMMC1_D2 | - | - | EVENTOUT | | | PC11 | UART4_RX | TSC_G3_IO3 | - | - | SDMMC1_D3 | - | - | EVENTOUT | | | PC12 | - | TSC_G3_IO4 | - | - | SDMMC1_CK | - | - | EVENTOUT | | | PC13 | - | - | - | - | - | - | - | EVENTOUT | | | PC14 | - | - | - | - | - | - | - | EVENTOUT | | | PC15 | - | - | - | - | - | - | - | EVENTOUT | Table 18. Alternate function AF8 to AF15<sup>(1)</sup> (continued) | | | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |--------|------|----------------------------|------------|---------------------|------|----------------------------|-----------|-----------------------------|----------| | Po | ort | UART4/<br>LPUART1/<br>CAN1 | CAN1/TSC | CAN1/<br>QUADSPI | - | SDMMC1/<br>COMP1/<br>COMP2 | SAI1 | TIM2/TIM15/<br>TIM16/LPTIM2 | EVENTOUT | | | PD0 | - | CAN1_RX | - | - | - | - | - | EVENTOUT | | | PD1 | - | CAN1_TX | - | - | - | - | - | EVENTOUT | | | PD2 | - | TSC_SYNC | - | - | SDMMC1_<br>CMD | - | - | EVENTOUT | | | PD3 | - | - | QUADSPI_<br>BK2_NCS | - | - | - | - | EVENTOUT | | | PD4 | - | - | QUADSPI_<br>BK2_IO0 | - | - | - | - | EVENTOUT | | | PD5 | - | - | QUADSPI_<br>BK2_IO1 | - | - | - | - | EVENTOUT | | Port D | PD6 | - | - | QUADSPI_<br>BK2_IO2 | - | - | SAI1_SD_A | - | EVENTOUT | | | PD7 | - | - | QUADSPI_<br>BK2_IO3 | - | - | - | - | EVENTOUT | | | PD8 | - | - | - | - | - | - | - | EVENTOUT | | | PD9 | - | - | - | - | - | - | - | EVENTOUT | | | PD10 | - | TSC_G6_IO1 | - | - | - | - | - | EVENTOUT | | | PD11 | - | TSC_G6_IO2 | - | - | - | - | LPTIM2_ETR | EVENTOUT | | | PD12 | - | TSC_G6_IO3 | - | - | - | - | LPTIM2_IN1 | EVENTOUT | | | PD13 | - | TSC_G6_IO4 | - | - | - | - | LPTIM2_OUT | EVENTOUT | | | PD14 | - | - | - | - | - | - | - | EVENTOUT | | | PD15 | - | - | - | - | - | - | - | EVENTOUT | 80/201 | | | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |--------|------|----------------------------|------------|---------------------|------|----------------------------|-------------|-----------------------------|----------| | Pe | ort | UART4/<br>LPUART1/<br>CAN1 | CAN1/TSC | CAN1/<br>QUADSPI | - | SDMMC1/<br>COMP1/<br>COMP2 | SAI1 | TIM2/TIM15/<br>TIM16/LPTIM2 | EVENTOUT | | | PE0 | - | - | - | - | - | - | TIM16_CH1 | EVENTOUT | | | PE1 | - | - | - | - | - | - | - | EVENTOUT | | | PE2 | - | TSC_G7_IO1 | - | - | - | SAI1_MCLK_A | - | EVENTOUT | | | PE3 | - | TSC_G7_IO2 | - | - | - | SAI1_SD_B | - | EVENTOUT | | | PE4 | - | TSC_G7_IO3 | - | - | - | SAI1_FS_A | - | EVENTOUT | | | PE5 | - | TSC_G7_IO4 | - | - | - | SAI1_SCK_A | - | EVENTOUT | | | PE6 | - | - | - | - | - | SAI1_SD_A | - | EVENTOUT | | | PE7 | - | - | - | - | - | SAI1_SD_B | - | EVENTOUT | | | PE8 | - | - | - | - | - | SAI1_SCK_B | - | EVENTOUT | | Port E | PE9 | - | - | - | - | - | SAI1_FS_B | - | EVENTOUT | | | PE10 | - | TSC_G5_IO1 | QUADSPI_CLK | - | - | SAI1_MCLK_B | - | EVENTOUT | | | PE11 | - | TSC_G5_IO2 | QUADSPI_<br>BK1_NCS | - | - | - | - | EVENTOUT | | | PE12 | - | TSC_G5_IO3 | QUADSPI_<br>BK1_IO0 | - | - | - | - | EVENTOUT | | | PE13 | - | TSC_G5_IO4 | QUADSPI_<br>BK1_IO1 | - | - | - | - | EVENTOUT | | | PE14 | - | - | QUADSPI_<br>BK1_IO2 | - | - | - | - | EVENTOUT | | | PE15 | - | - | QUADSPI_<br>BK1_IO3 | - | - | - | - | EVENTOUT | | | PH0 | - | - | - | - | - | - | - | EVENTOUT | | Port H | PH1 | - | - | - | - | - | - | - | EVENTOUT | | | PH3 | - | - | - | - | - | - | - | EVENTOUT | 1. Please refer to *Table 17* for AF0 to AF7. Memory mapping STM32L451xx # 5 Memory mapping 0xFFFF FFFF 0xBFFF FFFF Reserved Cortex™-M4 0xA000 1400 with FPU 7 QUADSPI registers Internal 0xA000 1000 Peripherals 0xE000 0000 0x5FFF FFFF Reserved 6 0x5006 0C00 AHB2 0x4800 0000 0xC000 0000 Reserved 0x4002 4400 QUADSPI AHB1 registers 5 0x4002 0000 Reserved 0xA000 1000 0x4001 5800 0xA000 0000 APB2 0x4001 0000 QUADSPI Flash Reserved bank 0x4000 9800 0x9000 0000 APB1 0x4000 0000 0x1FFF FFFF 0x8000 0000 3 Reserved 0x6000 0000 0x1FFF 7810 Options Bytes 2 0x1FFF 7800 Reserved 0x1FFF 7400 Peripherals OTP area 0x4000 0000 0x1FFF 7000 System memory 0x2002 F7FF 0x1FFF 0000 SRAM2 Reserved 0x2028 0000 0x1000 8000 SRAM1 SRAM2 0x2000 0000 0x1000 0000 Reserved 0x0808 0000 0 CODE Flash memory 0x0800 0000 Reserved 0x0000 0000 0x0008 0000 Flash, system memory or SRAM, depending on BOOT configuration 0x0000 0000 Reserved Figure 12. STM32L451xx memory map MSv40981V1 STM32L451xx Memory mapping Table 19. STM32L451xx memory map and peripheral register boundary addresses<sup>(1)</sup> | Bus | Boundary address | Size(bytes) | Peripheral | |-------|---------------------------|-------------|-----------------| | | 0x5006 0800 - 0x5006 0BFF | 1 KB | RNG | | | 0x5004 0400 - 0x5006 07FF | 158 KB | Reserved | | | 0x5004 0000 - 0x5004 03FF | 1 KB | ADC | | | 0x5000 0000 - 0x5003 FFFF | 16 KB | Reserved | | | 0x4800 2000 - 0x4FFF FFFF | ~127 MB | Reserved | | ALIDO | 0x4800 1C00 - 0x4800 1FFF | 1 KB | GPIOH | | AHB2 | 0x4800 1400 - 0x4800 1BFF | 2 KB | Reserved | | | 0x4800 1000 - 0x4800 13FF | 1 KB | GPIOE | | | 0x4800 0C00 - 0x4800 0FFF | 1 KB | GPIOD | | | 0x4800 0800 - 0x4800 0BFF | 1 KB | GPIOC | | | 0x4800 0400 - 0x4800 07FF | 1 KB | GPIOB | | | 0x4800 0000 - 0x4800 03FF | 1 KB | GPIOA | | - | 0x4002 4400 - 0x47FF FFFF | ~127 MB | Reserved | | | 0x4002 4000 - 0x4002 43FF | 1 KB | TSC | | | 0x4002 3400 - 0x4002 3FFF | 1 KB | Reserved | | | 0x4002 3000 - 0x4002 33FF | 1 KB | CRC | | | 0x4002 2400 - 0x4002 2FFF | 3 KB | Reserved | | AHB1 | 0x4002 2000 - 0x4002 23FF | 1 KB | FLASH registers | | АПВІ | 0x4002 1400 - 0x4002 1FFF | 3 KB | Reserved | | | 0x4002 1000 - 0x4002 13FF | 1 KB | RCC | | | 0x4002 0800 - 0x4002 0FFF | 2 KB | Reserved | | | 0x4002 0400 - 0x4002 07FF | 1 KB | DMA2 | | | 0x4002 0000 - 0x4002 03FF | 1 KB | DMA1 | | | 0x4001 6400 - 0x4001 FFFF | 39 KB | Reserved | | | 0x4001 6000 - 0x4000 63FF | 1 KB | DFSDM | | | 0x4001 5800 - 0x4001 5FFF | 2 KB | Reserved | | | 0x4001 5400 - 0x4000 57FF | 1 KB | SAI1 | | | 0x4001 4800 - 0x4000 53FF | 3 KB | Reserved | | APB2 | 0x4001 4400 - 0x4001 47FF | 1 KB | TIM16 | | | 0x4001 4000 - 0x4001 43FF | 1 KB | TIM15 | | | 0x4001 3C00 - 0x4001 3FFF | 1 KB | Reserved | | | 0x4001 3800 - 0x4001 3BFF | 1 KB | USART1 | | | 0x4001 3400 - 0x4001 37FF | 1 KB | Reserved | | | 0x4001 3000 - 0x4001 33FF | 1 KB | SPI1 | Memory mapping STM32L451xx Table 19. STM32L451xx memory map and peripheral register boundary addresses<sup>(1)</sup> (continued) | Bus | Boundary address | Size(bytes) | Peripheral | |------|---------------------------|-------------|------------| | | 0x4001 2C00 - 0x4001 2FFF | 1 KB | TIM1 | | | 0x4001 2800 - 0x4001 2BFF | 1 KB | SDMMC1 | | | 0x4001 2000 - 0x4001 27FF | 2 KB | Reserved | | | 0x4001 1C00 - 0x4001 1FFF | 1 KB | FIREWALL | | APB2 | 0x4001 0800- 0x4001 1BFF | 5 KB | Reserved | | | 0x4001 0400 - 0x4001 07FF | 1 KB | EXTI | | | 0x4001 0200 - 0x4001 03FF | | COMP | | | 0x4001 0030 - 0x4001 01FF | 1 KB | VREFBUF | | | 0x4001 0000 - 0x4001 002F | | SYSCFG | | | 0x4000 9800 - 0x4000 FFFF | 26 KB | Reserved | | | 0x4000 9400 - 0x4000 97FF | 1 KB | LPTIM2 | | | 0x4000 8800 - 0x4000 93FF | 3 KB | Reserved | | | 0x4000 8400 - 0x4000 87FF | 1 KB | I2C4 | | | 0x4000 8000 - 0x4000 83FF | 1 KB | LPUART1 | | | 0x4000 7C00 - 0x4000 7FFF | 1 KB | LPTIM1 | | | 0x4000 7800 - 0x4000 7BFF | 1 KB | OPAMP | | | 0x4000 7400 - 0x4000 77FF | 1 KB | DAC1 | | | 0x4000 7000 - 0x4000 73FF | 1 KB | PWR | | | 0x4000 6800 - 0x4000 6FFF | 2 KB | Reserved | | | 0x4000 6400 - 0x4000 67FF | 1 KB | CAN1 | | | 0x4000 6000 - 0x4000 63FF | 1 KB | CRS | | APB1 | 0x4000 5C00- 0x4000 5FFF | 1 KB | I2C3 | | | 0x4000 5800 - 0x4000 5BFF | 1 KB | I2C2 | | | 0x4000 5400 - 0x4000 57FF | 1 KB | I2C1 | | | 0x4000 5000 - 0x4000 53FF | 1 KB | Reserved | | | 0x4000 4C00 - 0x4000 4FFF | 1 KB | UART4 | | | 0x4000 4800 - 0x4000 4BFF | 1 KB | USART3 | | | 0x4000 4400 - 0x4000 47FF | 1 KB | USART2 | | | 0x4000 4000 - 0x4000 43FF | 1 KB | Reserved | | | 0x4000 3C00 - 0x4000 3FFF | 1 KB | SPI3 | | | 0x4000 3800 - 0x4000 3BFF | 1 KB | SPI2 | | | 0x4000 3400 - 0x4000 37FF | 1 KB | Reserved | | | 0x4000 3000 - 0x4000 33FF | 1 KB | IWDG | | | 0x4000 2C00 - 0x4000 2FFF | 1 KB | WWDG | STM32L451xx Memory mapping Table 19. STM32L451xx memory map and peripheral register boundary addresses<sup>(1)</sup> (continued) | Bus | Boundary address | Size(bytes) | Peripheral | |------|---------------------------|-------------|------------| | | 0x4000 2800 - 0x4000 2BFF | 1 KB | RTC | | | 0x4000 1400 - 0x4000 27FF | 5 KB | Reserved | | APB1 | 0x4000 1000 - 0x4000 13FF | 1 KB | TIM6 | | AFDI | 0x4000 0800- 0x4000 0FFF | 2 KB | Reserved | | | 0x4000 0400 - 0x4000 07FF | 1 KB | TIM3 | | | 0x4000 0000 - 0x4000 03FF | 1 KB | TIM2 | <sup>1.</sup> The gray color is used for reserved boundary addresses. ## 6 Electrical characteristics #### 6.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 6.1.1 Minimum and maximum values Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_{Amax}$ (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\sigma$ ). #### 6.1.2 Typical values Unless otherwise specified, typical data are based on $T_A = 25$ °C, $V_{DD} = V_{DDA} = 3$ V. They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\sigma$ ). ## 6.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. #### 6.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 13. #### 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in Figure 14. ### 6.1.6 Power supply scheme Figure 15. Power supply scheme Caution: Each power supply pair ( $V_{DD}/V_{SS}$ , $V_{DDA}/V_{SSA}$ etc.) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below, the appropriate pins on the underside of the PCB to ensure the good functionality of the device. #### 6.1.7 Current consumption measurement IDD\_VBAT VBAT IDD VDD VDD MSv41629V1 Figure 16. Current consumption measurement scheme The $I_{DD\_ALL}$ parameters given in *Table 27* to *Table 39* represent the total MCU consumption including the current supplying $V_{DD}$ , $V_{DDA}$ and $V_{BAT}$ . ## 6.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 20: Voltage characteristics*, *Table 21: Current characteristics* and *Table 22: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Exposure to maximum rating conditions for extended periods may affect device reliability. Device mission profile (application conditions) is compliant with JEDEC JESD47 qualification standard, extended mission profiles are available on demand. | Symbol | Ratings | Min | Max | Unit | |------------------------------------|-----------------------------------------------------------------------------|----------------------|------------------------------------------------------|------| | V <sub>DDX</sub> - V <sub>SS</sub> | External main supply voltage (including $V_{DD}$ , $V_{DDA}$ , $V_{BAT}$ ) | -0.3 | 4.0 | V | | | Input voltage on FT_xxx pins | V <sub>SS</sub> -0.3 | min ( $V_{DD}$ , $V_{DDA}$ ) + 4.0 <sup>(3)(4)</sup> | | | V <sub>IN</sub> <sup>(2)</sup> | Input voltage on TT_xx pins | V <sub>SS</sub> -0.3 | 4.0 | V | | | Input voltage on any other pins | V <sub>SS</sub> -0.3 | 4.0 | | | $ \Delta V_{DDx} $ | Variations between different V <sub>DDX</sub> power pins of the same domain | - | 50 | mV | | V <sub>SSx</sub> -V <sub>SS</sub> | Variations between all the different ground pins <sup>(5)</sup> | - | 50 | mV | Table 20. Voltage characteristics<sup>(1)</sup> 88/201 DS11910 Rev 4 All main power (V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>BAT</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. <sup>2.</sup> V<sub>IN</sub> maximum must always be respected. Refer to *Table 21: Current characteristics* for the maximum allowed injected current values <sup>3.</sup> This formula has to be applied only on the power supplies related to the IO structure described in the pin definition table. - 4. To sustain a voltage higher than 4 V the internal pull-up/pull-down resistors must be disabled. - 5. Include VREF- pin. **Table 21. Current characteristics** | Symbol | Ratings | Max | Unit | |-------------------------------------|------------------------------------------------------------------------------------|----------------------|------| | $\Sigma$ IV <sub>DD</sub> | Total current into sum of all V <sub>DD</sub> power lines (source) <sup>(1)</sup> | 140 | | | ΣIV <sub>SS</sub> | Total current out of sum of all V <sub>SS</sub> ground lines (sink) <sup>(1)</sup> | 140 | | | IV <sub>DD(PIN)</sub> | Maximum current into each V <sub>DD</sub> power pin (source) <sup>(1)</sup> | 100 | | | IV <sub>SS(PIN)</sub> | Maximum current out of each V <sub>SS</sub> ground pin (sink) <sup>(1)</sup> | 100 | | | | Output current sunk by any I/O and control pin except FT_f | 20 | | | I <sub>IO(PIN)</sub> | Output current sunk by any FT_f pin | 20 | | | | Output current sourced by any I/O and control pin | 20 | mA | | <b>~</b> I | Total output current sunk by sum of all I/Os and control pins <sup>(2)</sup> | 100 | | | $\Sigma I_{IO(PIN)}$ | Total output current sourced by sum of all I/Os and control pins <sup>(2)</sup> | 100 | | | I <sub>INJ(PIN)</sub> (3) | Injected current on FT_xxx, TT_xx, RST and B pins, except PA4, PA5 | -5/+0 <sup>(4)</sup> | | | | Injected current on PA4, PA5 | -5/0 | 1 | | $\sum I_{\text{INJ}(\text{PIN})} $ | Total injected current (sum of all I/Os and control pins) <sup>(5)</sup> | 25 | 1 | - All main power (V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>BAT</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supplies, in the permitted range. - 2. This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count QFP packages. - 3. Positive injection (when $V_{IN} > V_{DDIOx}$ ) is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value. - A negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer also to *Table 20: Voltage characteristics* for the maximum allowed input voltage values. - When several inputs are submitted to a current injection, the maximum ∑|I<sub>INJ(PIN)</sub>| is the absolute sum of the negative injected currents (instantaneous values). Table 22. Thermal characteristics | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | $T_J$ | Maximum junction temperature | 150 | °C | DS11910 Rev 4 89/201 # 6.3 Operating conditions ## 6.3.1 General operating conditions Table 23. General operating conditions | | Internal AHB clock frequency | | | | | |--------------------|---------------------------------------------------|--------------------------------------|-------------|------------------------------------------------------------------------------------|-------| | f I | internal And clock frequency | - | 0 | 80 | | | f <sub>PCLK1</sub> | Internal APB1 clock frequency | - | 0 | 80 | MHz | | f <sub>PCLK2</sub> | Internal APB2 clock frequency | - | 0 | 80 | | | V <sub>DD</sub> | Standard operating voltage | - | 1.71<br>(1) | 3.6 | V | | | | ADC or COMP used | 1.62 | | | | | | DAC or OPAMP used | 1.8 | | | | V <sub>DDA</sub> A | Analog supply voltage | VREFBUF used | 2.4 | 3.6 | V | | | ADC, DAC, OPAMP, COMP,<br>VREFBUF not used | | | | | | V <sub>BAT</sub> E | Backup operating voltage | - | 1.55 | 3.6 | V | | | | TT_xx I/O | -0.3 | V <sub>DDIOx</sub> +0.3 | | | V <sub>IN</sub> I | I/O input voltage | All I/O except TT_xx | -0.3 | Min(Min(V <sub>DD</sub> ,<br>V <sub>DDA</sub> )+3.6 V,<br>5.5 V) <sup>(2)(3)</sup> | V | | | | LQFP100 | - | 357 | | | | | UFBGA100 | - | 267 | | | <sub> </sub> | Power dissipation at | LQFP64 | - | 345 | \^/ | | | T <sub>A</sub> = 85 °C for suffix 6 | UFBGA64 | - | 308 | mW | | | | WLCSP64 | - | 377 | | | | | UFQFPN48 | - | 690 | | | | | LQFP100 | - | 89 | | | | | UFBGA100 | - | 67 | | | <sub>D</sub> F | Power dissipation at | LQFP64 | - | 86 | mW | | | $T_A = 125 ^{\circ}\text{C}$ for suffix $3^{(4)}$ | UFBGA64 | - | 77 | TIIVV | | | | WLCSP64 | - | 94 | | | | | UFQFPN48 | - | 172 | | | A | Ambient temperature for the | Maximum power dissipation | -40 | 85 | | | T <sub>A</sub> | suffix 6 version | Low-power dissipation <sup>(5)</sup> | -40 | 105 | °C | | ļ. | Ambient temperature for the | Maximum power dissipation | -40 | 125 | | | s | suffix 3 version | Low-power dissipation <sup>(5)</sup> | -40 | 130 | | | T <sub>J</sub> J | Junction temperature range | Suffix 6 version | -40 | 105 | - °C | | 1,1 | oundion temperature range | Suffix 3 version | -40 | 130 | | 90/201 DS11910 Rev 4 - 1. When RESET is released functionality is guaranteed down to V<sub>BOR0</sub> Min. - This formula has to be applied only on the power supplies related to the IO structure described by the pin definition table. Maximum I/O input voltage is the smallest value between Min(V<sub>DD</sub>, V<sub>DDA</sub>)+3.6 V and 5.5V. - 3. For operation with voltage higher than Min (V<sub>DD</sub>, V<sub>DDA</sub>) +0.3 V, the internal Pull-up and Pull-Down resistors must be disabled - 4. If $T_A$ is lower, higher $P_D$ values are allowed as long as $T_J$ does not exceed $T_{Jmax}$ (see Section 7.7: Thermal characteristics). - In low-power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub> (see Section 7.7: Thermal characteristics). #### 6.3.2 Operating conditions at power-up / power-down The parameters given in *Table 24* are derived from tests performed under the ambient temperature condition summarized in *Table 23*. Table 24. Operating conditions at power-up / power-down | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------------|---------------------------------|------------|-----|-----|-------| | 4 | V <sub>DD</sub> rise time rate | | 0 | 8 | µs/V | | $t_{VDD}$ | V <sub>DD</sub> fall time rate | - | 10 | 8 | μ5/ ν | | + | V <sub>DDA</sub> rise time rate | | 0 | ∞ | µs/V | | <sup>t</sup> ∨DDA | V <sub>DDA</sub> fall time rate | _ | 10 | 8 | μ5/ ν | The requirements for power-up/down sequence specified in *Section 3.9.1: Power supply schemes* must be respected. #### 6.3.3 Embedded reset and power control block characteristics The parameters given in *Table 25* are derived from tests performed under the ambient temperature conditions summarized in *Table 23: General operating conditions*. Table 25. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions <sup>(1)</sup> | Min | Тур | Max | Unit | |--------------------------------------|--------------------------------------------|---------------------------|------|------|------|------| | t <sub>RSTTEMPO</sub> <sup>(2)</sup> | Reset temporization after BOR0 is detected | V <sub>DD</sub> rising | - | 250 | 400 | μs | | V <sub>BOR0</sub> <sup>(2)</sup> | Brown-out reset threshold 0 | Rising edge | 1.62 | 1.66 | 1.7 | V | | VBOR0` | Brown-out reset timeshold o | Falling edge | 1.6 | 1.64 | 1.69 | V | | V | Brown-out reset threshold 1 | Rising edge | 2.06 | 2.1 | 2.14 | V | | V <sub>BOR1</sub> | Diown-out reset timeshold i | Falling edge | 1.96 | 2 | 2.04 | V | | V | Brown-out reset threshold 2 | Rising edge | 2.26 | 2.31 | 2.35 | V | | V <sub>BOR2</sub> | Brown-out reset timeshold 2 | Falling edge | 2.16 | 2.20 | 2.24 | V | | V | Brown-out reset threshold 3 | Rising edge | 2.56 | 2.61 | 2.66 | V | | V <sub>BOR3</sub> | Brown-out reset threshold 3 | Falling edge | 2.47 | 2.52 | 2.57 | V | | V | Brown-out reset threshold 4 | Rising edge | 2.85 | 2.90 | 2.95 | V | | V <sub>BOR4</sub> I | Brown-out reset tillesiloid 4 | Falling edge | 2.76 | 2.81 | 2.86 | V | DS11910 Rev 4 91/201 Table 25. Embedded reset and power control block characteristics (continued) | Symbol | Parameter Parameter | Conditions <sup>(1)</sup> | Min | Тур | Max | Unit | |---------------------------------------------|---------------------------------------------------------------------------|-------------------------------|------|------|------|------| | | Programmable voltage | Rising edge | 2.1 | 2.15 | 2.19 | \ / | | V <sub>PVD0</sub> | detector threshold 0 | Falling edge | 2 | 2.05 | 2.1 | V | | V | DVD throughold 4 | Rising edge | 2.26 | 2.31 | 2.36 | V | | V <sub>PVD1</sub> | PVD threshold 1 | Falling edge | 2.15 | 2.20 | 2.25 | V | | V | PVD threshold 2 | Rising edge | 2.41 | 2.46 | 2.51 | V | | V <sub>PVD2</sub> | FVD tillesiloid 2 | Falling edge | 2.31 | 2.36 | 2.41 | V | | V | PVD threshold 3 | Rising edge | 2.56 | 2.61 | 2.66 | V | | V <sub>PVD3</sub> | FVD tillesiloid 3 | Falling edge | 2.47 | 2.52 | 2.57 | V | | V | PVD threshold 4 | Rising edge | 2.69 | 2.74 | 2.79 | V | | $V_{PVD4}$ | FVD tillesiloid 4 | Falling edge | 2.59 | 2.64 | 2.69 | V | | V | PVD threshold 5 | Rising edge | 2.85 | 2.91 | 2.96 | V | | V <sub>PVD5</sub> | FVD tillesiloid 5 | Falling edge | 2.75 | 2.81 | 2.86 | V | | V | PVD threshold 6 | Rising edge | 2.92 | 2.98 | 3.04 | V | | V <sub>PVD6</sub> | F VD tillesiloid 0 | Falling edge | 2.84 | 2.90 | 2.96 | V | | V <sub>hyst_BORH0</sub> | Hysteresis voltage of BORH0 | Hysteresis in continuous mode | - | 20 | - | mV | | nyst_borkito | , | Hysteresis in other mode | - | 30 | - | | | V <sub>hyst_BOR_PVD</sub> | Hysteresis voltage of BORH (except BORH0) and PVD | - | - | 100 | - | mV | | I <sub>DD</sub><br>(BOR_PVD) <sup>(2)</sup> | BOR <sup>(3)</sup> (except BOR0) and PVD consumption from V <sub>DD</sub> | - | - | 1.1 | 1.6 | μΑ | | V | V <sub>DDA</sub> peripheral voltage | Rising edge | 1.61 | 1.65 | 1.69 | V | | V <sub>PVM3</sub> | monitoring | Falling edge | 1.6 | 1.64 | 1.68 | V | | 1/ | V <sub>DDA</sub> peripheral voltage | Rising edge | 1.78 | 1.82 | 1.86 | W | | $V_{PVM4}$ | monitoring | Falling edge | 1.77 | 1.81 | 1.85 | V | | V <sub>hyst_PVM3</sub> | PVM3 hysteresis | - | - | 10 | - | mV | | V <sub>hyst_PVM4</sub> | PVM4 hysteresis | - | - | 10 | - | mV | | I <sub>DD</sub> (PVM1) | PVM1 consumption from V <sub>DD</sub> | - | - | 0.2 | - | μΑ | | I <sub>DD</sub><br>(PVM3/PVM4) | PVM3 and PVM4 consumption from V <sub>DD</sub> | - | - | 2 | - | μΑ | Continuous mode means Run/Sleep modes, or temperature sensor enable in Low-power run/Low-power sleep modes. 92/201 DS11910 Rev 4 <sup>2.</sup> Guaranteed by design. <sup>3.</sup> BOR0 is enabled in all modes (except shutdown) and its consumption is therefore included in the supply current characteristics tables. ## 6.3.4 Embedded voltage reference The parameters given in *Table 26* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 23: General operating conditions*. Table 26. Embedded internal voltage reference | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------|------------------|-------|---------------------|--------------------------| | V <sub>REFINT</sub> | Internal reference voltage | -40 °C < T <sub>A</sub> < +130 °C | 1.182 | 1.212 | 1.232 | V | | t <sub>S_vrefint</sub> (1) | ADC sampling time when reading the internal reference voltage | - | 4 <sup>(2)</sup> | - | - | μs | | t <sub>start_vrefint</sub> | Start time of reference voltage buffer when ADC is enable | - | - | 8 | 12 <sup>(2)</sup> | μs | | I <sub>DD</sub> (V <sub>REFINTBUF</sub> ) | V <sub>REFINT</sub> buffer consumption from V <sub>DD</sub> when converted by ADC | - | - | 12.5 | 20 <sup>(2)</sup> | μΑ | | $\Delta V_{REFINT}$ | Internal reference voltage spread over the temperature range | V <sub>DD</sub> = 3 V | - | 5 | 7.5 <sup>(2)</sup> | mV | | T <sub>Coeff</sub> | Temperature coefficient | -40°C < T <sub>A</sub> < +130°C | - | 30 | 50 <sup>(2)</sup> | ppm/°C | | A <sub>Coeff</sub> | Long term stability | 1000 hours, T = 25°C | - | 300 | 1000 <sup>(2)</sup> | ppm | | V <sub>DDCoeff</sub> | Voltage coefficient | 3.0 V < V <sub>DD</sub> < 3.6 V | - | 250 | 1200 <sup>(2)</sup> | ppm/V | | V <sub>REFINT_DIV1</sub> | 1/4 reference voltage | | 24 | 25 | 26 | | | V <sub>REFINT_DIV2</sub> | 1/2 reference voltage | - | 49 | 50 | 51 | %<br>V <sub>REFINT</sub> | | V <sub>REFINT_DIV3</sub> | 3/4 reference voltage | | 74 | 75 | 76 | REFINI | <sup>1.</sup> The shortest sampling time can be determined in the application by multiple iterations. <sup>2.</sup> Guaranteed by design. Figure 17. V<sub>REFINT</sub> versus temperature #### 6.3.5 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 16: Current consumption measurement scheme*. #### Typical and maximum current consumption The MCU is placed under the following conditions: - · All I/O pins are in analog input mode - All peripherals are disabled except when explicitly mentioned - The Flash memory access time is adjusted with the minimum wait states number, depending on the f<sub>HCLK</sub> frequency (refer to the table "Number of wait states according to CPU clock (HCLK) frequency" available in the RM0394 reference manual). - When the peripherals are enabled f<sub>PCLK</sub> = f<sub>HCLK</sub> The parameters given in *Table 27* to *Table 40* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 23: General operating conditions*. Table 27. Current consumption in Run and Low-power run modes, code with data processing running from Flash, ART enable (Cache ON Prefetch OFF) | | | Condi | itions | | | | TYP | | | MAX <sup>(1)</sup> | | | | | | | | | | | | | | | | |------------------------------|-------------------|--------------------------------------|--------------------------------------------|-------------------|--------|------------------------------------------------------------|-------|--------|--------|--------------------|-------|----------------|--------|--------|-------|-------|-------|-------|-------|------|------|------|------|------|--| | Symbol | Parameter | - | Voltage scaling | f <sub>HCLK</sub> | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | Unit | | | | | | | | | | | | | | | | | 26 MHz | 2.35 | 2.40 | 2.50 | 2.65 | 3.00 | 2.65 | 2.75 | 2.90 | 3.20 | 3.75 | | | | | | | | | | | | | | | | 16 MHz | 1.50 | 1.55 | 1.65 | 1.80 | 2.15 | 1.70 | 1.75 | 1.95 | 2.20 | 2.80 | | | | | | | | | | | | | | | | | 8 MHz | 0.815 | 0.845 | 0.940 | 1.10 | 1.45 | 0.95 | 1.00 | 1.15 | 1.45 | 2.00 | | | | | | | | | | | | | | | | Range 2 | 4 MHz | 0.465 | 0.495 | 0.595 | 0.760 | 1.10 | 0.55 | 0.60 | 0.75 | 1.05 | 1.60 | | | | | | | | | | | | | | | | | 2 MHz | 0.295 | 0.320 | 0.420 | 0.580 | 0.910 | 0.35 | 0.40 | 0.55 | 0.85 | 1.40 | | | | | | | | | | | | | | | | f <sub>HCLK</sub> = f <sub>HSE</sub> up to | | | f <sub>HCLK</sub> = f <sub>HSE</sub> up to 48MHz included, | | | | | | 48MHz included | | 1 MHz | 0.205 | 0.235 | 0.330 | 0.495 | 0.825 | 0.25 | 0.30 | 0.45 | 0.75 | 1.30 | | | Supply | Supply current in | t in PLL ON above | | 100 kHz | 0.130 | 0.155 | 0.250 | 0.415 | 0.745 | 0.15 | 0.25 | 0.40 | 0.65 | 1.25 | mA | | | | | | | | | | | | I <sub>DD_ALL</sub><br>(Run) | Run mode | | | 80 MHz | 8.45 | 8.50 | 8.65 | 8.90 | 9.25 | 9.45 | 9.50 | 9.75 | 10.10 | 10.75 | | | | | | | | | | | | | | | | | 72 MHz | 7.65 | 7.70 | 7.85 | 8.05 | 8.45 | 8.50 | 8.60 | 8.80 | 9.15 | 9.85 | | | | | | | | | | | | | | | | | 64 MHz | 6.80 | 6.85 | 7.00 | 7.20 | 7.60 | 7.60 | 7.70 | 7.90 | 8.25 | 8.90 | | | | | | | | | | | | | | | | Range 1 | 48 MHz | 5.10 | 5.15 | 5.25 | 5.45 | 5.85 | 5.70 | 5.80 | 6.00 | 6.35 | 7.00 | | | | | | | | | | | | | | | | | 32 MHz | 3.45 | 3.50 | 3.60 | 3.80 | 4.20 | 3.85 | 3.95 | 4.15 | 4.50 | 5.15 | | | | | | | | | | | | | | | | | 24 MHz | 2.60 | 2.65 | 2.80 | 2.95 | 3.35 | 2.95 | 3.05 | 3.20 | 3.55 | 4.20 | | | | | | | | | | | | | | | | | 16 MHz | 1.80 | 1.85 | 1.95 | 2.15 | 2.50 | 2.00 | 2.10 | 2.30 | 2.60 | 3.25 | | | | | | | | | | | | | | Supply | | | 2 MHz | 225 | 260 | 365 | 550 | 900 | 275 | 335 | 470 | 770 | 1400 | | | | | | | | | | | | | I <sub>DD ALL</sub> | Supply current in | f <sub>HCLK</sub> = f <sub>MSI</sub> | | 1 MHz | 130 | 160 | 270 | 450 | 800 | 170 | 225 | 375 | 670 | 1300 | μA | | | | | | | | | | | | (LPRun) | Low-power | all peripherals disab | le | 400 kHz | 73.0 | 99.5 | 205 | 385 | 735 | 105 | 165 | 325 | 600 | 1250 | μΑ | | | | | | | | | | | | | run mode | | | 100 kHz | 38.0 | 71.0 | 175 | 355 | 705 | 70 | 140 | 315 | 565 | 1200 | | | | | | | | | | | | <sup>1.</sup> Guaranteed by characterization results, unless otherwise specified. Table 28. Current consumption in Run and Low-power run modes, code with data processing running from Flash, ART disable | | | Condi | itions | | | | TYP | | | | | MAX <sup>(1)</sup> | | | | | | | | | |------------------------------|----------------------------------------|---------------------------------------------------------------|-----------------|-------------------|----------------------|---------------------|----------------------|--------|--------|-------|-------|--------------------|--------|--------|-------|------|------|------|------|------| | Symbol | Parameter | - | Voltage scaling | f <sub>HCLK</sub> | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | Unit | | | | | | | | | | 26 MHz | 2.75 | 2.80 | 2.90 | 3.10 | 3.40 | 3.15 | 3.25 | 3.40 | 3.70 | 4.30 | | | | | | | | | | | | | 16 MHz | 1.95 | 2.00 | 2.10 | 2.25 | 2.60 | 2.25 | 2.30 | 2.50 | 2.75 | 3.35 | | | | | | | | | | f <sub>HCLK</sub> = f <sub>HSE</sub> up to<br>48MHz included. | | 8 MHz | 1.10 | 1.15 | 1.25 | 1.40 | 1.75 | 1.25 | 1.35 | 1.50 | 1.75 | 2.35 | | | | | | | | | | | | | | | Range 2 | 4 MHz | 0.640 | 0.670 | 0.765 | 0.935 | 1.25 | 0.75 | 0.80 | 0.95 | 1.25 | 1.80 | | | | | | | | | | 2 MHz | 0.380 | 0.405 | 0.505 | 0.670 | 1.00 | 0.45 | 0.50 | 0.65 | 0.95 | 1.50 | | | | | | | Supply 48MHz included, | | | | | | | | | 1 MHz | 0.250 | 0.275 | 0.375 | 0.540 | 0.865 | 0.30 | 0.35 | 0.50 | 0.80 | 1.35 | | I <sub>DD_ALL</sub><br>(Run) | | bypass mode | | 100 kHz | 0.135 | 0.160 | 0.255 | 0.420 | 0.750 | 0.15 | 0.25 | 0.40 | 0.65 | 1.25 | mA | | | | | | | (Run) | Run mode | PLL ON above | | 80 MHz | 8.85 | 8.90 | 9.05 | 9.30 | 9.70 | 10.0 | 10.5 | 10.5 | 11.0 | 11.5 | | | | | | | | | | 48 MHz all peripherals disable Range | | 72 MHz | 8.00 | 8.05 | 8.20 | 8.40 | 8.85 | 9.05 | 9.15 | 9.35 | 9.70 | 10.5 | | | | | | | | | | | | | peripriorate aleaste | ponpinorale aleaste | poniprioraio alcazio | | 64 MHz | 7.90 | 7.95 | 8.10 | 8.35 | 8.75 | 8.95 | 9.10 | 9.35 | 9.70 | 10.5 | | | | | | | | Range 1 | 48 MHz | 6.60 | 6.65 | 6.80 | 7.05 | 7.45 | 7.55 | 7.65 | 7.90 | 8.30 | 9.00 | | | | | | | | | | 32 MHz | 4.75 | 4.80 | 4.95 | 5.15 | 5.55 | 5.40 | 5.50 | 5.75 | 6.10 | 6.80 | | | | | | | | | | | | 24 MHz | 3.60 | 3.65 | 3.80 | 4.00 | 4.35 | 4.10 | 4.20 | 4.40 | 4.75 | 5.40 | | | | | | | | | | | | 16 MHz | 2.60 | 2.65 | 2.75 | 2.95 | 3.35 | 3.00 | 3.05 | 3.25 | 3.60 | 4.25 | | | | | | | | | Supply | | | 2 MHz | 340 | 360 | 470 | 650 | 1000 | 400 | 455 | 575 | 880 | 1550 | | | | | | | | I <sub>DD ALL</sub> | Supply current in $f_{HCLK} = f_{MSI}$ | | 1 MHz | 175 | 215 | 320 | 500 | 855 | 225 | 285 | 420 | 720 | 1350 | | | | | | | | | (LPRun) | Low-power | all peripherals disab | le | 400 kHz | 89.5 | 120 | 225 | 405 | 760 | 130 | 185 | 340 | 620 | 1250 | μA | | | | | | | | run | | | 100 kHz | 42.5 | 75.5 | 180 | 360 | 715 | 75 | 145 | 320 | 575 | 1200 | | | | | | | <sup>1.</sup> Guaranteed by characterization results, unless otherwise specified. Table 29. Current consumption in Run and Low-power run modes, code with data processing running from SRAM1 | | | Condi | tions | | | | TYP | | | | | MAX <sup>(1)</sup> | | | | | | |------------------------------|------------------------------------------------------------|---------------------------------------------------------|-----------------|-------------------|--------|--------|-------|-----------|-----------|-------|-------|--------------------|-----------|-----------|------|------|--| | Symbol | Parameter | - | Voltage scaling | f <sub>HCLK</sub> | 25 °C | 55 °C | 85 °C | 105<br>°C | 125<br>°C | 25 °C | 55 °C | 85 °C | 105<br>°C | 125<br>°C | Unit | | | | | | | 26 MHz | 2.40 | 2.40 | 2.55 | 2.70 | 3.05 | 2.70 | 2.75 | 2.90 | 3.20 | 3.80 | | | | | | | | | | 16 MHz | 1.50 | 1.55 | 1.65 | 1.80 | 2.15 | 1.70 | 1.80 | 1.95 | 2.25 | 2.80 | | | | | | | | 8 MHz | 0.820 | 0.850 | 0.950 | 1.10 | 1.45 | 0.95 | 1.00 | 1.15 | 1.45 | 2.00 | | | | | | | | | Range 2 | 4 MHz | 0.470 | 0.500 | 0.600 | 0.765 | 1.10 | 0.55 | 0.60 | 0.75 | 1.05 | 1.60 | | | | | | f <sub>HCLK</sub> = f <sub>HSE</sub> up to 48MHz included. | | 2 MHz | 0.295 | 0.325 | 0.420 | 0.585 | 0.915 | 0.35 | 0.40 | 0.55 | 0.85 | 1.40 | | | | | | | | 48MHz included, | | 1 MHz | 0.210 | 0.235 | 0.330 | 0.495 | 0.825 | 0.25 | 0.30 | 0.45 | 0.75 | 1.30 | | | | | I <sub>DD_ALL</sub><br>(Run) | Supply current in | bypass mode PLL ON above 48 MHz all peripherals disable | | 100 kHz | 0.130 | 0.155 | 0.250 | 0.415 | 0.750 | 0.15 | 0.25 | 0.35 | 0.65 | 1.25 | mA | | | | (Run) | Run mode | | | 80 MHz | 8.55 | 8.60 | 8.75 | 8.95 | 9.35 | 9.55 | 9.65 | 9.85 | 10.5 | 11.0 | | | | | | | | | 72 MHz | 7.70 | 7.80 | 7.90 | 8.15 | 8.50 | 8.60 | 8.70 | 8.90 | 9.25 | 9.95 | | | | | | | | | | | 64 MHz | 6.90 | 6.95 | 7.10 | 7.30 | 7.70 | 7.70 | 7.75 | 7.95 | 8.35 | 9.00 | | | | | | | Range 1 | 48 MHz | 5.15 | 5.20 | 5.30 | 5.55 | 5.90 | 5.75 | 5.85 | 6.05 | 6.40 | 7.05 | | | | | | | | 32 MHz | 3.45 | 3.50 | 3.65 | 3.85 | 4.25 | 3.90 | 4.00 | 4.20 | 4.50 | 5.15 | | | | | | | | | 24 MHz | 2.65 | 2.70 | 2.80 | 3.00 | 3.40 | 3.00 | 3.05 | 3.25 | 3.55 | 4.20 | | | | | | | | | 16 MHz | 1.80 | 1.85 | 1.95 | 2.15 | 2.55 | 2.05 | 2.10 | 2.30 | 2.60 | 3.25 | | | | | | Cupply | | | 2 MHz | 220 | 255 | 360 | 540 | 895 | 270 | 330 | 460 | 760 | 1400 | | | | | I <sub>DD ALL</sub> | (I PRun) low-nower | f <sub>HCLK</sub> = f <sub>MSI</sub> | 0 | 1 MHz | 120 | 155 | 260 | 440 | 795 | 165 | 215 | 370 | 660 | 1300 | | | | | (LPRun) | | all peripherals disabl FLASH in power-dov | | 400 kHz | 60.0 | 92.0 | 195 | 375 | 730 | 100 | 160 | 330 | 585 | 1250 | μA | | | | | | | | 100 kHz | 36.0 | 62.5 | 165 | 345 | 695 | 63.0 | 130 | 305 | 555 | 1200 | | | | <sup>1.</sup> Guaranteed by characterization results, unless otherwise specified. Table 30. Typical current consumption in Run and Low-power run modes, with different codes running from Flash, ART enable (Cache ON Prefetch OFF) | Symbol I <sub>DD_ALL</sub> (Run) | | | Conditio | ons | TYP | - | TYP | | |-----------------------------------|-------------------------|-------------------------------------------------------------------|----------------------|-----------------------------|-------|------|-------|--------| | Symbol | Parameter | - | Voltage scaling | Code | 25 °C | Unit | 25 °C | Unit | | | | | Z | Reduced code <sup>(1)</sup> | 2.35 | | 90 | | | | | | 2<br>3 MHz | Coremark | 2.65 | | 102 | | | | | £ _£ | Range 2<br>LK = 26 l | Dhrystone 2.1 | 2.75 | mA | 106 | μΑ/MHz | | | Supply included, bypass | Fibonacci | 2.60 | | 100 | | | | | I <sub>DD ALL</sub> | Supply current in | included, bypass<br>mode PLL ON | Ψ± | While(1) | 2.35 | | 90 | | | (Run) | Run mode | above 48 MHz | Z | Reduced code <sup>(1)</sup> | 8.45 | | 106 | | | | | all peripherals disable | ige 1<br>80 MHz | Coremark | 9.45 | | 118 | | | | | disable | _ | Dhrystone 2.1 | 9.85 | mA | 123 | μΑ/MHz | | | | | Ra<br>fhcLK | Fibonacci | 9.25 | | 116 | | | | | | Ť | While(1) | 8.45 | | 106 | | | | | | | Reduced code <sup>(1)</sup> | 225 | | 113 | | | | Supply | | | Coremark | 260 | | 130 | | | I <sub>DD_ALL</sub><br>(LPRun) | current in<br>Low-power | f <sub>HCLK</sub> = f <sub>MSI</sub> = 2 M<br>all peripherals dis | | Dhrystone 2.1 | 270 | μΑ | 135 | µA/MHz | | (=: : ::::/) | run | - | | Fibonacci | 245 | | 123 | | | | | | | While(1) | 285 | | 143 | | <sup>1.</sup> Reduced code used for characterization results provided in *Table 27*, *Table 28*, *Table 29*. Table 31. Typical current consumption in Run and Low-power run modes, with different codes running from Flash, ART disable | | | | Conditio | ns | TYP | | TYP | | |--------------------------------|-------------------------|---------------------------------------------------------------------|-----------------------------------|-----------------------------|-------|------|-------|--------| | Symbol | Parameter | - | Voltage scaling | Code | 25 °C | Unit | 25 °C | Unit | | | | | H | Reduced code <sup>(1)</sup> | 2.75 | | 106 | | | | | | Range 2<br><sub>LK</sub> = 26 MHz | Coremark | 2.50 | | 96 | | | | | $f_{HCLK} = f_{HSE}$ up to | ange<br>= 20 | Dhrystone 2.1 | 2.50 | mA | 96 | μA/MHz | | | | 48 MHz included, | Ra | Fibonacci | 2.30 | | 88 | | | I <sub>DD_ALL</sub> | Supply current in | bypass mode<br>PLL ON above | | While(1) | 2.20 | | 84.6 | | | (Run) | Run mode | 48 MHz | Range 1<br>LK = 80 MHz | Reduced code <sup>(1)</sup> | 8.85 | | 111 | | | | | all peripherals | ~ ≥<br>- ≥ | Coremark | 8.15 | | 102 | | | | | disable | ange<br>= 8 | Dhrystone 2.1 | 8.15 | mA | 102 | μA/MHz | | | | | Ra<br>fHCLK | Fibonacci | 7.55 | | 94 | | | | | | ŤŢ | While(1) | 7.95 | | 99 | | | | | | | Reduced code <sup>(1)</sup> | 340 | | 170 | | | | Supply | f -f -2 MI | | Coremark | 380 | | 190 | | | I <sub>DD_ALL</sub><br>(LPRun) | current in<br>Low-power | f <sub>HCLK</sub> = f <sub>MSI</sub> = 2 Mł<br>all peripherals disa | | Dhrystone 2.1 | 355 | μΑ | 178 | μA/MHz | | (== :) | run | | | Fibonacci | 355 | | 178 | | | | | | | While(1) | 405 | | 203 | | <sup>1.</sup> Reduced code used for characterization results provided in *Table 27*, *Table 28*, *Table 29*. Table 32. Typical current consumption in Run and Low-power run modes, with different codes running from SRAM1 | | | | Conditio | ons | TYP | | TYP | | |---------------------|--------------------------|--------------------------------------------|---------------|-----------------------------|------|-------|------|--------| | Symbol | Symbol Parameter Voltage | Voltage scaling | Code | 25 °C | Unit | 25 °C | Unit | | | | | | HZ | Reduced code <sup>(1)</sup> | 2.40 | | 92 | | | | | | Z Z | Coremark | 2.20 | | 85 | | | | | f <sub>HCLK</sub> = f <sub>HSE</sub> up to | ange<br>= 26 | Dhrystone 2.1 | 2.35 | mA | 90 | μΑ/MHz | | | | · | & <sup></sup> | Fibonacci | 2.20 | | 85 | | | I <sub>DD ALL</sub> | | | <b>1</b> ₹ | While(1) | 2.30 | | 88 | | | | | | HZ | Reduced code <sup>(1)</sup> | 8.55 | | 107 | | | | | ' ' | _ <u>≥</u> | Coremark | 7.75 | | 97 | | | | | disable | = 8( | Dhrystone 2.1 | 8.45 | mA | 106 | μΑ/MHz | | | | | & <sup></sup> | Fibonacci | 7.80 | | 98 | | | | | | Ť, | While(1) | 8.75 | | 109 | | | | | | | Reduced code <sup>(1)</sup> | 220 | | 110 | | | | | f -f -0.MI | ı_ | Coremark | 190 | | 95 | | | | _ | | | Dhrystone 2.1 | 215 | μΑ | 108 | μΑ/MHz | | (El rail) | run | an penpherale alea | <b></b> | Fibonacci | 200 | | 100 | | | | | | | While(1) | 210 | | 105 | | <sup>1.</sup> Reduced code used for characterization results provided in *Table 27*, *Table 28*, *Table 29*. 100/201 DS11910 Rev 4 Table 33. Current consumption in Sleep and Low-power sleep modes, Flash ON | | | Cond | ditions | | | | TYP | | | | | MAX <sup>(1)</sup> | | | | |---------------------|----------------------|------------------------------------------------------|-----------------|-------------------|-------|-------|-------|--------|--------|-------|-------|--------------------|--------|--------|----------| | Symbol | Parameter | - | Voltage scaling | f <sub>HCLK</sub> | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | Unit | | | | | | 26 MHz | 0.700 | 0.730 | 0.830 | 1.00 | 1.35 | 0.80 | 0.90 | 1.05 | 1.30 | 1.90 | | | | | | | 16 MHz | 0.475 | 0.505 | 0.605 | 0.775 | 1.10 | 0.55 | 0.65 | 0.80 | 1.05 | 1.65 | | | | | | | 8 MHz | 0.300 | 0.325 | 0.425 | 0.590 | 0.920 | 0.35 | 0.45 | 0.60 | 0.85 | 1.45 | | | | | | Range 2 | 4 MHz | 0.210 | 0.235 | 0.335 | 0.500 | 0.830 | 0.25 | 0.30 | 0.45 | 0.75 | 1.35 | | | | | f <sub>HCLK</sub> = f <sub>HSE</sub> up<br>to 48 MHz | | 2 MHz | 0.165 | 0.190 | 0.290 | 0.455 | 0.785 | 0.20 | 0.25 | 0.40 | 0.70 | 1.25 | | | | Supply | included, bypass | | 1 MHz | 0.145 | 0.170 | 0.265 | 0.430 | 0.760 | 0.15 | 0.25 | 0.40 | 0.65 | 1.25 | | | I <sub>DD_ALL</sub> | current in | mode | | 100 kHz | 0.125 | 0.150 | 0.245 | 0.410 | 0.740 | 0.15 | 0.20 | 0.35 | 0.65 | 1.20 | mA | | (Sleep) | sleep | pll ON above | | 80 MHz | 2.30 | 2.35 | 2.45 | 2.65 | 3.05 | 2.55 | 2.65 | 2.85 | 3.15 | 3.80 | ] ''''`` | | | mode, | 48 MHz all peripherals | | 72 MHz | 2.10 | 2.15 | 2.25 | 2.45 | 2.80 | 2.35 | 2.40 | 2.60 | 2.90 | 3.55 | | | | | disable | | 64 MHz | 1.90 | 1.90 | 2.05 | 2.25 | 2.60 | 2.10 | 2.20 | 2.35 | 2.70 | 3.35 | | | | | | Range 1 | 48 MHz | 1.40 | 1.40 | 1.55 | 1.75 | 2.15 | 1.60 | 1.65 | 1.85 | 2.15 | 2.80 | | | | | | | 32 MHz | 0.970 | 1.00 | 1.15 | 1.30 | 1.70 | 1.10 | 1.20 | 1.40 | 1.70 | 2.35 | | | | | | | 24 MHz | 0.765 | 0.800 | 0.920 | 1.10 | 1.50 | 0.90 | 0.95 | 1.15 | 1.45 | 2.10 | | | | | | | 16 MHz | 0.555 | 0.590 | 0.705 | 0.895 | 1.25 | 0.65 | 0.75 | 0.90 | 1.20 | 1.85 | | | | Supply | | | 2 MHz | 76.0 | 110 | 215 | 395 | 745 | 120 | 185 | 355 | 610 | 1250 | | | I <sub>DD ALL</sub> | current in low-power | f <sub>HCLK</sub> = f <sub>MSI</sub> | | 1 MHz | 54.0 | 86.5 | 195 | 370 | 725 | 88.5 | 160 | 335 | 585 | 1250 | μA | | (LPSleep) | sleep | all peripherals dis | able | 400 kHz | 39.0 | 70.5 | 175 | 355 | 710 | 68.5 | 140 | 320 | 570 | 1200 | μΛ | | | mode | | | 100 kHz | 35.5 | 75.0 | 195 | 345 | 715 | 66.0 | 130 | 305 | 560 | 1200 | | <sup>1.</sup> Guaranteed by characterization results, unless otherwise specified. Table 34. Current consumption in Low-power sleep modes, Flash in power-down | | | Co | nditions | | | | TYP | | | | | MAX <sup>(1)</sup> | | | | |---------------------|-----------------|--------------------------------------|-----------------|-------------------|-------|-------|-------|--------|--------|-------|-------|--------------------|--------|--------|------| | Symbol | Parameter | - | Voltage scaling | f <sub>HCLK</sub> | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | Unit | | | | | | 2 MHz | 76.5 | 105 | 220 | 410 | 740 | 110 | 175 | 350 | 600 | 1250 | | | I <sub>DD_ALL</sub> | Supply current | f <sub>HCLK</sub> = f <sub>MSI</sub> | | 1 MHz | 54.0 | 81.0 | 195 | 385 | 715 | 81.5 | 155 | 325 | 570 | 1200 | μA | | | all peripherals | s disable | 400 kHz | 28.0 | 64.5 | 175 | 370 | 695 | 60.5 | 130 | 305 | 555 | 1200 | μΛ | | | | | | | 100 kHz | 21.5 | 55.0 | 170 | 360 | 690 | 58.5 | 120 | 300 | 550 | 1200 | | <sup>1.</sup> Guaranteed by characterization results, unless otherwise specified. Table 35. Current consumption in Stop 2 mode | Symbol | Parameter | Conditions | | | | TYP | | | | | MAX <sup>(1)</sup> | | | Unit | |-------------------------------------|--------------------------------|------------------------------------------|-----------------|-------|-------|-------|--------|--------|-------|-------|--------------------|--------|--------|------| | Symbol | Parameter | - | V <sub>DD</sub> | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | Onit | | | | | 1.8 V | 2.05 | 5.40 | 19.0 | 44.0 | 97.0 | 4.00 | 11.5 | 41.5 | 100 | 220 | | | I <sub>DD_ALL</sub> | Supply current in Stop 2 mode, | _ | 2.4 V | 2.10 | 5.45 | 19.0 | 44.5 | 98.5 | 4.05 | 11.5 | 42.0 | 100 | 225 | μA | | I <sub>DD_ALL</sub><br>(Stop 2) | RTC disabled | _ | 3 V | 2.05 | 5.55 | 19.5 | 45.0 | 100 | 4.10 | 12.0 | 43.0 | 105 | 230 | μΛ | | | | | 3.6 V | 2.05 | 5.65 | 20.0 | 46.5 | 105 | 4.20 | 12.0 | 44.0 | 105 | 235 | | | | | | 1.8 V | 2.30 | 5.65 | 19.0 | 44.0 | 97.0 | 4.50 | 12.0 | 42.0 | 100 | 220 | | | | | RTC clocked by LSI | 2.4 V | 2.35 | 5.80 | 19.5 | 44.5 | 99.0 | 4.65 | 12.0 | 42.5 | 100 | 225 | | | | | TYTO CIOCRCU By LOT | 3 V | 2.50 | 5.90 | 20.0 | 45.5 | 100 | 4.90 | 12.5 | 43.5 | 105 | 230 | | | | | | 3.6 V | 2.60 | 6.15 | 20.5 | 47.0 | 105 | 5.20 | 13.0 | 44.5 | 105 | 235 | | | | | | 1.8 V | 2.60 | 6.05 | 21.0 | 48.0 | 97.0 | - | - | - | - | - | | | I <sub>DD_ALL</sub><br>(Stop 2 with | Supply current in Stop 2 mode, | RTC clocked by LSE | 2.4 V | 2.55 | 6.20 | 21.0 | 49.0 | 98.5 | - | - | - | - | - | μA | | RTC) | RTC enabled | bypassed at 32768 Hz | 3 V | 2.80 | 6.35 | 21.5 | 49.5 | 100 | - | - | - | - | - | μΛ | | , | | | 3.6 V | 2.85 | 6.60 | 22.5 | 51.5 | 105 | - | - | - | - | - | | | | | DT0 1 1 10 10 5 | 1.8 V | 2.40 | 5.70 | 19.0 | 44.5 | 98.0 | - | - | - | - | - | | | | | RTC clocked by LSE quartz <sup>(2)</sup> | 2.4 V | 2.50 | 5.85 | 19.5 | 45.0 | 99.5 | - | - | - | - | - | | | | | in low drive mode | 3 V | 2.60 | 6.00 | 20.0 | 46.0 | 100 | 1 | - | - | - | | | | | | | 3.6 V | 2.65 | 6.25 | 20.5 | 47.0 | 105 | - | - | - | - | - | | DS11910 Rev 4 Table 35. Current consumption in Stop 2 mode (continued) | Symbol | Parameter | Conditions | | | | TYP | | | | | MAX <sup>(1)</sup> | | | Unit | |----------------------|--------------------------------------------------------|--------------------------------------------------------------------------------|-----------------|-------|-------|-------|--------|--------|-------|-------|--------------------|--------|--------|-------| | Symbol | Parameter | - | V <sub>DD</sub> | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | Oiiit | | | | Wakeup clock is<br>MSI = 48 MHz,<br>voltage Range 1.<br>See <sup>(3)</sup> . | 3 V | 1.85 | - | - | - | - | - | - | - | - | - | | | (wakeup from Stop 2) | Supply current<br>during wakeup<br>from Stop 2<br>mode | Wakeup clock is<br>MSI = 4 MHz,<br>voltage Range 2.<br>See <sup>(3)</sup> . | 3 V | 1.50 | - | - | - | - | - | - | - | - | - | mA | | | | Wakeup clock is<br>HSI16 = 16 MHz,<br>voltage Range 1.<br>See <sup>(3)</sup> . | 3 V | 1.55 | - | - | - | - | - | - | - | - | - | | - 1. Guaranteed based on test during characterization, unless otherwise specified. - 2. Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors. - 3. Wakeup with code execution from Flash. Average value given for a typical wakeup time as specified in Table 42: Low-power mode wakeup timings. Table 36. Current consumption in Stop 1 mode | Cumbal | Parameter | Conditions | | | | TYP | - | | | | MAX <sup>(1)</sup> | | | Unit | |-------------------------|---------------------------------------------------|---------------------------------------------------------------------|-----------------|-------|-------|-------|--------|--------|-------|-------|--------------------|--------|--------|------| | Symbol | Parameter | - | V <sub>DD</sub> | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | Unit | | | Supply | | 1.8 V | 9.85 | 29.0 | 100 | 225 | 430 | 17.0 | 49.5 | 185 | 395 | 850 | | | I <sub>DD_ALL</sub> | current in | _ | 2.4 V | 9.85 | 29.5 | 100 | 225 | 435 | 17.0 | 49.5 | 185 | 395 | 850 | μA | | (Stop 1) | Stop 1 mode, | _ | 3 V | 9.90 | 29.5 | 100 | 225 | 435 | 17.5 | 50.0 | 185 | 400 | 850 | μΛ | | | RTC disabled | | 3.6 V | 10.0 | 28.0 | 105 | 230 | 410 | 17.5 | 50.5 | 190 | 405 | 860 | | | | | | 1.8 V | 10.5 | 29.5 | 100 | 225 | 430 | 17.0 | 50.0 | 185 | 395 | 840 | | | | | RTC clocked by LSI | 2.4 V | 10.5 | 29.5 | 100 | 225 | 435 | 17.0 | 50.5 | 185 | 395 | 845 | | | | | TATO CIOCKED BY EST | 3 V | 10.5 | 30.0 | 105 | 225 | 435 | 17.5 | 50.5 | 185 | 400 | 855 | | | | | | 3.6 V | 10.5 | 30.0 | 105 | 230 | 440 | 17.5 | 51.5 | 190 | 405 | 860 | | | | Supply | | 1.8 V | 10.0 | 29.5 | 100 | 225 | 435 | - | - | - | - | - | | | IDD_ALL<br>(Stop 1 with | current in stop | RTC clocked by LSE | 2.4 V | 10.0 | 29.5 | 100 | 225 | 435 | - | - | - | - | - | μΑ | | RTC) | 1 mode, | bypassed, at 32768 Hz | 3 V | 10.5 | 30.0 | 105 | 225 | 440 | - | - | - | - | - | μΑ | | , | RTC enabled | | 3.6 V | 11.0 | 30.5 | 105 | 230 | 440 | - | - | - | - | - | | | | | | 1.8 V | 10.0 | 29.0 | 99.5 | 220 | 435 | - | - | - | - | - | | | | | RTC clocked by LSE quartz <sup>(2)</sup> | 2.4 V | 10.0 | 29.0 | 99.5 | 220 | 435 | - | - | - | - | - | | | | | in low drive mode | 3 V | 10.0 | 29.0 | 100 | 220 | 440 | - | - | - | - | - | | | | | | 3.6 V | 10.5 | 29.5 | 100 | 225 | 440 | - | - | - | - | - | | | | | Wakeup clock MSI = 48 MHz, voltage Range 1.<br>See <sup>(3)</sup> . | 3 V | 1.15 | - | - | - | - | - | - | - | - | - | | | (wakeup | Supply<br>current during<br>wakeup from<br>Stop 1 | Wakeup clock MSI = 4 MHz, voltage Range 2.<br>See <sup>(3)</sup> . | 3 V | 1.20 | - | - | - | - | - | - | - | - | - | mA | | | r | Wakeup clock HSI16 = 16 MHz, voltage Range 1. See <sup>(3)</sup> . | 3 V | 1.20 | - | - | - | - | - | - | - | - | - | | <sup>1.</sup> Guaranteed based on test during characterization, unless otherwise specified. <sup>3.</sup> Wakeup with code execution from Flash. Average value given for a typical wakeup time as specified in *Table 42: Low-power mode wakeup timings*. <sup>2.</sup> Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors. Table 37. Current consumption in Stop 0 | Symbol | Parameter - | Conditions | | | TYP | | | | | MAX <sup>(1)</sup> | | | Unit | |---------------------|--------------|-----------------|-------|-------|-------|--------|--------|-------|-------|--------------------|--------|---------------------|------| | Syllibol | Parameter | V <sub>DD</sub> | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | | | | Supply | 1.8 V | 125 | 150 | 240 | 390 | 645 | 145 | 190 | 350 | 600 | 1150 | | | I <sub>DD_ALL</sub> | current in | 2.4 V | 125 | 150 | 240 | 390 | 645 | 150 | 195 | 355 | 605 | 1150 | μA | | (Stop 0) | Stop 0 mode, | 3 V | 125 | 150 | 245 | 395 | 650 | 155 | 195 | 360 | 610 | 1150 | μΑ | | | RTC disabled | 3.6 V | 125 | 155 | 245 | 400 | 655 | 155 | 200 | 365 | 615 | 1150 <sup>(2)</sup> | | <sup>1.</sup> Guaranteed by characterization results, unless otherwise specified. <sup>2.</sup> Guaranteed by test in production. **Electrical characteristics** | Table 38. Curre | nt consumption in Standby mode | |-----------------|--------------------------------| | ditions | TYP | | Symbol | Parameter | Conditions | | | | TYP | | | | | MAX <sup>(1)</sup> | | | Unit | |---------------------------------|----------------------------|------------------------------|-----------------|-------|-------|-------|--------|--------|-------|-------|--------------------|--------|--------|-------| | Symbol | Farameter | - | V <sub>DD</sub> | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | 01111 | | | | | 1.8 V | 100 | 270 | 1200 | 3300 | 8650 | 205 | 650 | 3250 | 9250 | 25000 | | | | 0 | no independent watchdog | 2.4 V | 110 | 305 | 1400 | 3850 | 10000 | 225 | 750 | 3750 | 11000 | 29000 | | | | Supply current in Standby | no independent waterdog | 3 V | 125 | 360 | 1650 | 4550 | 12000 | 290 | 950 | 4450 | 13000 | 33500 | | | $I_{DD\_ALL}$ | mode (backup | | 3.6 V | 160 | 445 | 2000 | 5500 | 14500 | 355 | 1150 | 5250 | 15000 | 38500 | nA | | (Standby) | registers | | 1.8 V | 265 | 435 | 1350 | 3450 | 8700 | - | - | - | - | - | ''' | | | retained),<br>RTC disabled | with independent | 2.4 V | 335 | 540 | 1650 | 4100 | 10500 | - | - | - | - | - | | | | | watchdog | 3 V | 420 | 655 | 1950 | 4850 | 12500 | - | - | - | - | - | | | | | | 3.6 V | 580 | 895 | 2450 | 5950 | 14500 | - | - | - | - | - | | | | | | 1.8 V | 345 | 505 | 1400 | 3450 | 8600 | 720 | 1150 | 3750 | 9550 | 25000 | | | | | RTC clocked by LSI, no | 2.4 V | 420 | 620 | 1650 | 4050 | 10000 | 875 | 1450 | 4400 | 11500 | 29000 | | | | | independent watchdog | 3 V | 510 | 745 | 2000 | 4750 | 12000 | 1070 | 1700 | 5100 | 13500 | 34000 | | | | | | 3.6 V | 635 | 915 | 2450 | 5900 | 14500 | 1320 | 2100 | 6000 | 15500 | 39000 | nA | | | | | 1.8 V | 375 | 540 | 1450 | 3550 | 8800 | - | - | - | - | - | ''' | | | 0 | RTC clocked by LSI, with | 2.4 V | 490 | 690 | 1800 | 4250 | 10500 | - | - | - | - | - | | | _ | Supply current in Standby | independent watchdog | 3 V | 620 | 860 | 2150 | 5100 | 12500 | - | - | - | - | - | | | I <sub>DD_ALL</sub><br>(Standby | mode (backup | | 3.6 V | 845 | 1150 | 2700 | 6200 | 15000 | - | - | - | - | - | | | with RTC) | registers retained), | | 1.8 V | 395 | - | - | - | - | - | - | - | - | - | | | | RTC enabled | RTC clocked by LSE | 2.4 V | 500 | - | - | - | - | - | - | - | - | - | | | | | bypassed at 32768Hz | 3 V | 625 | - | - | - | - | - | - | - | - | - | | | | | | 3.6 V | 795 | - | - | - | - | - | - | - | - | - | nA | | | | | 1.8 V | 375 | 550 | 1500 | 3550 | 8800 | - | - | - | - | - | ] '"` | | | | RTC clocked by LSE | 2.4 V | 460 | 665 | 1750 | 4250 | 10500 | - | - | - | - | - | | | | | quartz (2) in low drive mode | 3 V | 565 | 810 | 2100 | 5050 | 12500 | - | - | - | - | - | | | | | | 3.6 V | 720 | 1000 | 2600 | 5900 | 15000 | - | - | - | - | - | | Table 38. Current consumption in Standby mode (continued) | Symbol | Parameter | Conditions | | | | TYP | | | | | MAX <sup>(1)</sup> | | | Unit | |----------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|-----------------|------------|--------------|--------------|----------------|------------|--------------|--------------|--------------------|----------------|--------|------| | Cymbol | i arameter | - | V <sub>DD</sub> | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | | | | Supply current to be added in | | 1.8 V | 250 | 730 | 2700 | 6350 | 13850 | 575 | 1800 | 6350 | 14500 | 32000 | - | | (SRAM2)(3) Standby mode when SRAM2 is retained | - | 2.4 V<br>3 V | 250<br>255 | 740<br>740 | 2700<br>2700 | 6150<br>6450 | 14000<br>13500 | 620<br>645 | 1800<br>1850 | 6450<br>6500 | 14500<br>15000 | 32000<br>32500 | nA | | | | | | 3.6 V | 255 | 755 | 2800 | 6500 | 13500 | 790 | 1950 | 6500 | 15000 | 33000 | | | I <sub>DD_ALL</sub><br>(wakeup<br>from<br>Standby) | Supply current<br>during wakeup<br>from Standby<br>mode | Wakeup clock is<br>MSI = 4 MHz.<br>See <sup>(4)</sup> . | 3 V | 2.00 | 1 | - | - | - | - | - | - | - | - | mA | - 1. Guaranteed by characterization results, unless otherwise specified. - 2. Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors. - 3. The supply current in Standby with SRAM2 mode is: I<sub>DD\_ALL</sub>(Standby) + I<sub>DD\_ALL</sub>(SRAM2). The supply current in Standby with RTC with SRAM2 mode is: I<sub>DD\_ALL</sub>(Standby + RTC) + I<sub>DD\_ALL</sub>(SRAM2). - 4. Wakeup with code execution from Flash. Average value given for a typical wakeup time as specified in Table 42: Low-power mode wakeup timings. Table 39. Current consumption in Shutdown mode | Symbol | Parameter - | Conditions | | | | TYP | | | MAX <sup>(1)</sup> | | | | | Unit | |-----------------------------------|----------------------------------------------------------------------------|------------|----------|-------|-------|-------|--------|--------|--------------------|-------|-------|--------|--------|------| | | | - | $V_{DD}$ | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | | | I <sub>DD_ALL</sub><br>(Shutdown) | Supply current in Shutdown mode (backup - registers retained) RTC disabled | | 1.8 V | 19.0 | 120 | 720 | 2200 | 6400 | 38.0 | 350 | 2050 | 6350 | 19500 | | | | | | 2.4 V | 26.0 | 145 | 855 | 2600 | 7450 | 62.0 | 400 | 2400 | 7450 | 22500 | nA | | | | - | 3 V | 37.0 | 185 | 1050 | 3100 | 8700 | 105 | 500 | 2850 | 8750 | 26000 | | | | | | 3.6 V | 67.0 | 260 | 1350 | 3950 | 11000 | 160 | 650 | 3500 | 10500 | 30000 | | Table 39. Current consumption in Shutdown mode (continued) | Symbol | Parameter | Conditions | | TYP | | | | | | MAX <sup>(1)</sup> | | | | | | |--------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------|-----------------|-------|-------|-------|--------|--------|-------|--------------------|-------|--------|--------|------|--| | | | - | V <sub>DD</sub> | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | Unit | | | I <sub>DD_ALL</sub><br>(Shutdown<br>with RTC) | Supply current<br>in Shutdown<br>mode<br>(backup<br>registers<br>retained) RTC | RTC clocked by LSE<br>bypassed at 32768 Hz | 1.8 V | 165 | 275 | 950 | 2600 | 6550 | - | - | - | - | - | - nA | | | | | | 2.4 V | 235 | 370 | 1150 | 3100 | 7650 | - | - | - | - | - | | | | | | | 3 V | 325 | 485 | 1450 | 3750 | 9050 | - | - | - | - | - | | | | | | | 3.6 V | 445 | 655 | 1900 | 4800 | 11500 | - | - | - | - | - | | | | | | RTC clocked by LSE quartz <sup>(2)</sup> in low drive | 1.8 V | 290 | 410 | 1050 | 2550 | 6700 | - | - | - | - | - | | | | | | | 2.4 V | 375 | 515 | 1250 | 3050 | 7800 | - | - | - | - | - | | | | | enabled | mode | 3 V | 480 | 645 | 1550 | 3700 | 8800 | - | - | - | - | | | | | | | | 3.6 V | 625 | 840 | 1950 | 4950 | 11500 | - | - | - | - | - | | | | I <sub>DD_ALL</sub><br>(wakeup from<br>Shutdown) | Supply current<br>during wakeup<br>from Shutdown<br>mode | Wakeup clock is<br>MSI = 4 MHz.<br>See <sup>(3)</sup> . | 3 V | 1.00 | - | - | - | - | - | - | - | - | - | mA | | - 1. Guaranteed by characterization results, unless otherwise specified. - 2. Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors. - 3. Wakeup with code execution from Flash. Average value given for a typical wakeup time as specified in Table 42: Low-power mode wakeup timings. Table 40. Current consumption in VBAT mode | Symbol | Parameter | Conditions | | | | TYP | | | MAX <sup>(1)</sup> | | | | | | |--------------------------------|----------------|--------------------------------|------------------|-------|-------|-------|--------|--------|--------------------|-------|-------|--------|--------|------| | | | - | V <sub>BAT</sub> | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | Unit | | I <sub>DD_VBAT</sub><br>(VBAT) | | | 1.8 V | 3.00 | - | - | - | - | - | - | - | - | - | nA | | | | RTC disabled | 2.4 V | 4.00 | - | - | - | - | 1 | - | - | - | | | | | | KTC disabled | 3 V | 5.00 | - | - | - | - | 1 | - | - | - | - | | | | Backup domain | | 3.6 V | 11.0 | - | - | - | - | 1 | - | - | - | - | | | | supply current | | 1.8 V | 145 | 165 | 285 | 550 | - | 1 | - | - | - | n | | | | | RTC enabled and clocked by LSE | 2.4 V | 205 | 235 | 370 | 670 | - | 1 | - | - | - | - | | | | | bypassed at 32768 Hz | 3 V | 285 | 315 | 470 | 820 | - | | - | - | - | - | | | | | | 3.6 V | 375 | 430 | 715 | 1350 | - | - | - | - | - | - | | 1. Guaranteed by characterization results, unless otherwise specified. #### I/O system current consumption The current consumption of the I/O system has two components: static and dynamic. #### I/O static current consumption All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 61: I/O static characteristics*. For the output pins, any external pull-down or external load must also be considered to estimate the current consumption. Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs. #### Caution: Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode. #### I/O dynamic current consumption In addition to the internal peripheral current consumption measured previously (see *Table 41: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the I/O supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin: $$I_{SW} = V_{DDIOx} \times f_{SW} \times C$$ where $I_{\mbox{\scriptsize SW}}$ is the current sunk by a switching I/O to charge/discharge the capacitive load V<sub>DDIOx</sub> is the I/O supply voltage f<sub>SW</sub> is the I/O switching frequency C is the total capacitance seen by the I/O pin: $C = C_{INT} + C_{EXT} + C_{S}$ C<sub>S</sub> is the PCB board capacitance including the pad pin. The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency. #### On-chip peripheral current consumption The current consumption of the on-chip peripherals is given in *Table 41*. The MCU is placed under the following conditions: - All I/O pins are in Analog mode - The given value is calculated by measuring the difference of the current consumptions: - when the peripheral is clocked on - when the peripheral is clocked off - Ambient operating temperature and supply voltage conditions summarized in Table 20: Voltage characteristics - The power consumption of the digital part of the on-chip peripherals is given in *Table 41*. The power consumption of the analog part of the peripherals (where applicable) is indicated in each related section of the datasheet. Table 41. Peripheral current consumption | | Peripheral | Range 1 | Range 2 | Low-power run and sleep | Unit | |------|-----------------------------------|---------|---------|-------------------------|--------| | | Bus Matrix <sup>(1)</sup> | 3.2 | 2.9 | 3.1 | | | | ADC independent clock domain | 0.4 | 0.1 | 0.2 | | | | ADC clock domain | 2.1 | 1.9 | 1.9 | | | | CRC | 0.4 | 0.2 | 0.3 | | | | DMA1 | 1.4 | 1.3 | 1.4 | | | | DMA2 | 1.5 | 1.3 | 1.4 | | | | FLASH | 6.2 | 5.2 | 5.8 | | | | GPIOA <sup>(2)</sup> | 1.7 | 1.4 | 1.6 | | | | GPIOB <sup>(2)</sup> ) | 1.6 | 1.3 | 1.6 | | | AHB | GPIOC <sup>(2)</sup> | 1.7 | 1.5 | 1.6 | | | АПВ | GPIOD <sup>(2)</sup> | 1.8 | 1.6 | 1.7 | | | | GPIOE <sup>(2)</sup> | 1.7 | 1.6 | 1.6 | μΑ/MHz | | | GPIOH <sup>(2)</sup> | 0.6 | 0.6 | 0.5 | | | | QSPI | 7.0 | 5.8 | 7.3 | | | | RNG independent clock domain | 2.2 | N/A | N/A | | | | RNG clock domain | 0.5 | N/A | N/A | | | | SRAM1 | 0.8 | 0.9 | 0.7 | | | | SRAM2 | 1.0 | 0.8 | 0.8 | | | | TSC | 1.6 | 1.3 | 1.3 | | | | All AHB Peripherals | 25.2 | 21.7 | 23.6 | | | | AHB to APB1 bridge <sup>(3)</sup> | 0.9 | 0.7 | 0.9 | | | APB1 | CAN1 | 4.1 | 3.2 | 3.9 | | | | DAC1 | 2.4 | 1.8 | 2.2 | | Table 41. Peripheral current consumption (continued) | | Peripheral | Range 1 | Range 2 | Low-power run and sleep | Unit | |------|----------------------------------|---------|---------|-------------------------|--------| | | RTCA | 1.7 | 1.1 | 2.1 | | | | CRS | 0.3 | 0.3 | 0.6 | | | | I2C1 independent clock domain | 3.5 | 2.8 | 3.4 | | | | I2C1 clock domain | 1.1 | 0.9 | 1.0 | | | | I2C2 independent clock domain | 3.5 | 3.0 | 3.4 | | | | I2C2 clock domain | 1.1 | 0.7 | 0.9 | | | | I2C3 independent clock domain | 2.9 | 2.3 | 2.5 | | | | I2C3 clock domain | 0.9 | 0.4 | 0.8 | | | | LPUART1 independent clock domain | 1.9 | 1.6 | 1.8 | | | | LPUART1 clock domain | 0.6 | 0.6 | 0.6 | | | | LPTIM1 independent clock domain | 2.9 | 2.4 | 2.8 | | | | LPTIM1 clock domain | 0.8 | 0.4 | 0.7 | | | APB1 | LPTIM2 independent clock domain | 3.1 | 2.7 | 3.9 | μΑ/MHz | | | LPTIM2 clock domain | 0.8 | 0.7 | 0.8 | | | | OPAMP | 0.4 | 0.2 | 0.4 | | | | PWR | 0.4 | 0.1 | 0.4 | | | | SPI2 | 1.8 | 1.6 | 1.6 | | | | SPI3 | 1.7 | 1.3 | 1.6 | | | | TIM2 | 6.2 | 5.0 | 5.9 | | | | TIM6 | 1.0 | 0.6 | 0.9 | | | | USART2 independent clock domain | 4.1 | 3.6 | 3.8 | | | | USART2 clock domain | 1.3 | 0.9 | 1.1 | | | | USART3 independent clock domain | 4.3 | 3.5 | 4.2 | | | | USART3 clock domain | 1.5 | 1.1 | 1.3 | | | | WWDG | 0.5 | 0.5 | 0.5 | 1 | | | All APB1 on | 51.5 | 35.5 | 48.6 | | Table 41. Peripheral current consumption (continued) | | Peripheral | Range 1 | Range 2 | Low-power run and sleep | Unit | |------|---------------------------------|---------|---------|-------------------------|--------| | | AHB to APB2 <sup>(4)</sup> | 1.0 | 0.9 | 0.9 | | | | FW | 0.2 | 0.2 | 0.2 | | | | SAI1 independent clock domain | 2.3 | 1.8 | 1.9 | | | | SAI1 clock domain | 2.1 | 1.8 | 2.0 | | | | SDMMC1 independent clock domain | 4.7 | 3.9 | 3.9 | | | | SDMMC1 clock domain | 2.5 | 1.9 | 1.9 | | | APB2 | SPI1 | 1.8 | 1.6 | 1.7 | | | APB2 | SYSCFG/VREFBUF/COMP | 0.6 | 0.5 | 0.6 | μΑ/MHz | | | TIM1 | 8.1 | 6.5 | 7.6 | | | | TIM15 | 3.7 | 3.0 | 3.4 | | | | TIM16 | 2.7 | 2.1 | 2.6 | | | | USART1 independent clock domain | 4.8 | 4.2 | 4.6 | | | | USART1 clock domain | 1.5 | 1.3 | 1.7 | | | | All APB2 on | 24.2 | 19.9 | 22.6 | | | | ALL | 100.9 | 77.1 | 94.8 | | <sup>1.</sup> The BusMatrix is automatically active when at least one master is ON (CPU, DMA). - 3. The AHB to APB1 Bridge is automatically active when at least one peripheral is ON on the APB1. - 4. The AHB to APB2 Bridge is automatically active when at least one peripheral is ON on the APB2. # 6.3.6 Wakeup time from low-power modes and voltage scaling transition times The wakeup times given in *Table 42* are the latency between the event and the execution of the first user instruction. The device goes in low-power mode after the WFE (Wait For Event) instruction. Table 42. Low-power mode wakeup timings<sup>(1)</sup> | Symbol | Parameter | Conditions | Тур | Max | Unit | |------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|-----|---------------| | t <sub>WUSLEEP</sub> | Wakeup time from Sleep mode to Run mode | - | 6 | 6 | Nb of | | t <sub>WULPSLEEP</sub> | Wakeup time from Low-<br>power sleep mode to Low-<br>power run mode | Wakeup in Flash with Flash in power-down during low-power sleep mode (SLEEP_PD=1 in FLASH_ACR) and with clock MSI = 2 MHz | 6 | 9 | CPU<br>cycles | The GPIOx (x= A...H) dynamic current consumption is approximately divided by a factor two versus this table values when the GPIO port is locked thanks to LCKK and LCKy bits in the GPIOx\_LCKR register. In order to save the full GPIOx current consumption, the GPIOx clock should be disabled in the RCC when all port I/Os are used in alternate function or analog mode (clock is only required to read or write into GPIO registers, and is not used in AF or analog modes). Table 42. Low-power mode wakeup timings<sup>(1)</sup> (continued) | Symbol | Parameter | | Conditions | Тур | Max | Unit | |----------------------|--------------------------------------------------------------|----------------------------|-----------------------------|-------|---------------------|------| | | | Range 1 | Wakeup clock MSI = 48 MHz | 3.34 | 4.3 | | | | Wake up time from Stop 0 | Range | Wakeup clock HSI16 = 16 MHz | 3.7 | 6.5 | | | | mode to Run mode in | | Wakeup clock MSI = 24 MHz | 3.8 | 7.1 | | | | Flash | Range 2 | Wakeup clock HSI16 = 16 MHz | 3.7 | 6.5 | | | | | | Wakeup clock MSI = 4 MHz | 9.3 | 7.1 | 110 | | t <sub>WUSTOP0</sub> | | Range 1 | Wakeup clock MSI = 48 MHz | 1.85 | 2.7 | μs | | | Wake up time from Stop 0 | Range | Wakeup clock HSI16 = 16 MHz | 2.68 | 3 | | | | mode to Run mode in | | Wakeup clock MSI = 24 MHz | 2.47 | 3.4 | | | | SRAM1 | Range 2 | Wakeup clock HSI16 = 16 MHz | 2.68 | 3 | | | | | | Wakeup clock MSI = 4 MHz | 9.67 | 12.5 | | | | Wake up time from Stop 1 mode to Run in Flash | Dongo 1 | Wakeup clock MSI = 48 MHz | 6.75 | 7.6 | | | | | Range 1 | Wakeup clock HSI16 = 16 MHz | 7.14 | 8 | | | | | Range 2 | Wakeup clock MSI = 24 MHz | 7 | 7.82 | | | | | | Wakeup clock HSI16 = 16 MHz | 7.14 | 7.9 | | | | | | Wakeup clock MSI = 4 MHz | 10.44 | 7.82<br>7.9<br>11.9 | | | | | Range 1 | Wakeup clock MSI = 48 MHz | 5.21 | 5.9 | | | | Wake up time from Stop 1 | Nange i | Wakeup clock HSI16 = 16 MHz | 6.23 | 6.9 | | | t <sub>WUSTOP1</sub> | mode to Run mode in | | Wakeup clock MSI = 24 MHz | 5.73 | 6.4 | μs | | | SRAM1 | Range 2 | Wakeup clock HSI16 = 16 MHz | 6.23 | 6.9 | | | | | | Wakeup clock MSI = 4 MHz | 10.9 | 12.3 | | | | Wake up time from Stop 1 mode to Low-power run mode in Flash | Regulator in low-power | Makaun alaak MOL - 2 MU- | 16.05 | 19.2 | | | | Wake up time from Stop 1 mode to Low-power run mode in SRAM1 | mode (LPR=1<br>in PWR_CR1) | | | 20.3 | | Table 42. Low-power mode wakeup timings<sup>(1)</sup> (continued) | Symbol | Parameter | Conditions | | | Max | Unit | |---------------------|----------------------------------------------------------|------------|-----------------------------|--------|--------|------| | | | Dango 1 | Wakeup clock MSI = 48 MHz | 7.93 | 9.1 | | | | Wake up time from Stop 2 mode to Run mode in | Range 1 | Wakeup clock HSI16 = 16 MHz | 7.32 | 8.5 | | | | | | Wakeup clock MSI = 24 MHz | 8.25 | 9.4 | | | | Flash | Range 2 | Wakeup clock HSI16 = 16 MHz | 7.32 | 8.4 | | | | | | Wakeup clock MSI = 4 MHz | 11.43 | 13.3 | | | twustop2 | | Dange 1 | Wakeup clock MSI = 48 MHz | 5.23 | 6 | μs | | | Wake up time from Stop 2<br>mode to Run mode in<br>SRAM1 | Range 1 | Wakeup clock HSI16 = 16 MHz | 6.33 | 7.1 | | | | | Range 2 | Wakeup clock MSI = 24 MHz | 5.78 | 6.5 | | | | | | Wakeup clock HSI16 = 16 MHz | 6.33 | 7.1 | | | | | | Wakeup clock MSI = 4 MHz | 11.37 | 12.9 | | | | Wakeup time from Standby | Dance 4 | Wakeup clock MSI = 8 MHz | 16.13 | 18.2 | | | twustby | mode to Run mode | Range 1 | Wakeup clock MSI = 4 MHz | 24.06 | 26.6 | μs | | twustby | Wakeup time from Standby | Dange 1 | Wakeup clock MSI = 8 MHz | 16.09 | 18.2 | | | SRAM2 | with SRAM2 to Run mode | Range 1 | Wakeup clock MSI = 4 MHz | 24 | 26.6 | μs | | t <sub>WUSHDN</sub> | Wakeup time from<br>Shutdown mode to Run<br>mode | Range 1 | Wakeup clock MSI = 4 MHz | 255.38 | 316.41 | μs | <sup>1.</sup> Guaranteed by characterization results. Table 43. Regulator modes transition times<sup>(1)</sup> | Symbol | Parameter | Conditions | Тур | Max | Unit | |----------------------|----------------------------------------------------------------------------------------|--------------------------|-----|-----|------| | t <sub>WULPRUN</sub> | Wakeup time from Low-power run mode to Run mode <sup>(2)</sup> | Code run with MSI 2 MHz | 5 | 7 | 116 | | t <sub>VOST</sub> | Regulator transition time from Range 2 to Range 1 or Range 1 to Range 2 <sup>(3)</sup> | Code run with MSI 24 MHz | 20 | 40 | μs | <sup>1.</sup> Guaranteed by characterization results. - 2. Time until REGLPF flag is cleared in PWR\_SR2. - 3. Time until VOSF flag is cleared in PWR\_SR2. Table 44. Wakeup time using USART/LPUART<sup>(1)</sup> | Symbol | Parameter | Conditions | Тур | Max | Unit | |-----------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------|-----|-----|------| | | Wakeup time needed to calculate the | Stop 0 mode | - | 1.7 | | | t <sub>WUUSART</sub><br>t <sub>WULPUART</sub> | maximum USART/LPUART baudrate allowing to wakeup up from stop mode when USART/LPUART clock source is HSI16 | Stop 1 mode and Stop 2 mode | 1 | 8.5 | μs | <sup>1.</sup> Guaranteed by design. #### 6.3.7 **External clock source characteristics** ## High-speed external user clock generated from an external source In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in Section 6.3.14. However, the recommended clock input waveform is shown in Figure 18: High-speed external clock source AC timing diagram. Table 45. High-speed external user clock characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|-----------------------------------------------------------|----------------------------|------------------------|-----|------------------------|------| | f | Llear external clock course fraguency | Voltage scaling<br>Range 1 | - | 8 | 48 | MHz | | 'HSE_ext | f <sub>HSE_ext</sub> User external clock source frequency | Voltage scaling<br>Range 2 | - | 8 | 26 | IVII | | $V_{HSEH}$ | OSC_IN input pin high level voltage | - | 0.7 V <sub>DDIOx</sub> | - | $V_{DDIOx}$ | V | | V <sub>HSEL</sub> | OSC_IN input pin low level voltage | - | V <sub>SS</sub> | - | 0.3 V <sub>DDIOx</sub> | V | | t <sub>w(HSEH)</sub> | | | 7 | - | - | no | | t <sub>w(HSEL)</sub> | OSC_IN high or low time | Voltage scaling<br>Range 2 | 18 | - | - | ns | <sup>1.</sup> Guaranteed by design. tw(HSEH) $V_{\mbox{\scriptsize HSEH}}$ 90% 10% VHSEL tr(HSE) <sup>t</sup>f(HSE) tw(HSEL) THSE MS19214V2 Figure 18. High-speed external clock source AC timing diagram ### Low-speed external user clock generated from an external source In bypass mode the LSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in Section 6.3.14. However, the recommended clock input waveform is shown in Figure 19. Table 46. Low-speed external user clock characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------|---------------------------------------|------------|------------------------|--------|------------------------|------| | f <sub>LSE_ext</sub> | User external clock source frequency | - | - | 32.768 | 1000 | kHz | | $V_{LSEH}$ | OSC32_IN input pin high level voltage | - | 0.7 V <sub>DDIOx</sub> | - | $V_{DDIOx}$ | V | | V <sub>LSEL</sub> | OSC32_IN input pin low level voltage | - | $V_{SS}$ | - | 0.3 V <sub>DDIOx</sub> | V | | $t_{w(LSEH)}$ $t_{w(LSEL)}$ | OSC32_IN high or low time | - | 250 | - | - | ns | <sup>1.</sup> Guaranteed by design. #### High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 48 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 47*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Table 47. HSE Oscillator Characteristics | | | | | | | |------------------------------------------|-------------------------------------------|--------------------------------------------------------------------|-----|------|-----|------| | Symbol | Parameter | Conditions <sup>(2)</sup> | Min | Тур | Max | Unit | | f <sub>OSC_IN</sub> | Oscillator frequency | - | 4 | 8 | 48 | MHz | | $R_{F}$ | Feedback resistor | - | - | 200 | - | kΩ | | | | During startup <sup>(3)</sup> | - | - | 5.5 | | | | | $V_{DD}$ = 3 V,<br>Rm = 30 $\Omega$ ,<br>CL = 10 pF@8 MHz | - | 0.44 | - | | | | | V <sub>DD</sub> = 3 V,<br>Rm = 45 Ω,<br>CL = 10 pF@8 MHz | - | 0.45 | - | | | I <sub>DD(HSE)</sub> | HSE current consumption | $V_{DD} = 3 V$ ,<br>Rm = 30 $\Omega$ ,<br>CL = 5 pF@48 MHz | - | 0.68 | - | mA | | | | $V_{DD} = 3 \text{ V},$<br>$Rm = 30 \Omega,$<br>CL = 10 pF@48 MHz | - | 0.94 | - | | | | | V <sub>DD</sub> = 3 V,<br>Rm = 30 Ω,<br>CL = 20 pF@48 MHz | - | 1.77 | - | | | G <sub>m</sub> | Maximum critical crystal transconductance | Startup | - | - | 1.5 | mA/V | | t <sub>SU(HSE)</sub> (4) | Startup time | V <sub>DD</sub> is stabilized | - | 2 | - | ms | Table 47. HSE oscillator characteristics<sup>(1)</sup> For $C_{L1}$ and $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 20 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 20*). $C_{L1}$ and $C_{L2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing $C_{L1}$ and $C_{L2}$ . DS11910 Rev 4 117/201 <sup>1.</sup> Guaranteed by design. <sup>2.</sup> Resonator characteristics given by the crystal/ceramic resonator manufacturer. <sup>3.</sup> This consumption level occurs during the first 2/3 of the $t_{\mbox{\scriptsize SU(HSE)}}$ startup time <sup>4.</sup> t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. Figure 20. Typical application with an 8 MHz crystal 1. $R_{\text{EXT}}$ value depends on the crystal characteristics. ## Low-speed external clock generated from a crystal resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 48*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | | 1 4510 45: 252 | baciliator characteristics (ILSE - 32.700 | 1112) | | | | |---------------------------------------------------|--------------------------------------------------|----------------------------------------------|-------|-----|------|------| | Symbol | Parameter | Conditions <sup>(2)</sup> | Min | Тур | Max | Unit | | | | LSEDRV[1:0] = 00<br>Low drive capability | - | 250 | - | | | I <sub>DD(LSE)</sub> LSE current consumption | LSEDRV[1:0] = 01 Medium low drive capability | - | 315 | - | n A | | | | LSEDRV[1:0] = 10 Medium high drive capability | - | 500 | - | nA | | | | | LSEDRV[1:0] = 11<br>High drive capability | - | 630 | - | | | | | LSEDRV[1:0] = 00<br>Low drive capability | - | - | 0.5 | | | Gm <sub>critmax</sub> Maximum critical crystal gm | Maximum critical crystal | LSEDRV[1:0] = 01 Medium low drive capability | - | - | 0.75 | | | | LSEDRV[1:0] = 10<br>Medium high drive capability | - | - | 1.7 | μA/V | | | | | LSEDRV[1:0] = 11 | | | 2.7 | | High drive capability V<sub>DD</sub> is stabilized Table 48. LSE oscillator characteristics $(f_{LSE} = 32.768 \text{ kHz})^{(1)}$ 577 118/201 DS11910 Rev 4 $t_{\text{SU(LSE)}}^{(3)}$ Startup time - 1. Guaranteed by design. - Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers". - $t_{SU(LSE)}$ is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. Resonator with integrated capacitors $C_{\text{L1}}$ OSC32\_IN Drive 32.768 kHz programmable resonator amplifier OSC32\_OUT Figure 21. Typical application with a 32.768 kHz crystal Note: $C_{L2}$ An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one. ## 6.3.8 Internal clock source characteristics The parameters given in *Table 49* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 23: General operating conditions*. The provided curves are characterization results, not tested in production. ## High-speed internal (HSI16) RC oscillator Table 49. HSI16 oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------------|-------------------------------------------------------|-----------------------------------------------|-------|-----|-------|------| | f <sub>HSI16</sub> | HSI16 Frequency | V <sub>DD</sub> =3.0 V, T <sub>A</sub> =30 °C | 15.88 | - | 16.08 | MHz | | TRIM | HSI16 user trimming step | Trimming code is not a multiple of 64 | 0.2 | 0.3 | 0.4 | % | | TRIW | norro user trimining step | Trimming code is a multiple of 64 | -4 | -6 | -8 | 76 | | DuCy(HSI16) <sup>(2)</sup> | Duty Cycle | - | 45 | - | 55 | % | | A (LICIAC) | HSI16 oscillator frequency drift over temperature | T <sub>A</sub> = 0 to 85 °C | -1 | - | 1 | % | | Δ <sub>Temp</sub> (ΠSI16) | | T <sub>A</sub> = -40 to 125 °C | -2 | - | 1.5 | % | | $\Delta_{\text{VDD}}(\text{HSI16})$ | HSI16 oscillator frequency drift over V <sub>DD</sub> | V <sub>DD</sub> =1.62 V to 3.6 V | -0.1 | - | 0.05 | % | | t <sub>su</sub> (HSI16) <sup>(2)</sup> | HSI16 oscillator start-up time | - | - | 0.8 | 1.2 | μs | | t <sub>stab</sub> (HSI16) <sup>(2)</sup> | HSI16 oscillator stabilization time | - | - | 3 | 5 | μs | | I <sub>DD</sub> (HSI16) <sup>(2)</sup> | HSI16 oscillator power consumption | - | - | 155 | 190 | μΑ | <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> Guaranteed by design. Figure 22. HSI16 frequency versus temperature ## Multi-speed internal (MSI) RC oscillator Table 50. MSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | | Conditions | Min | Тур | Max | Unit | |----------------------------|----------------------------------|-------------------|--------------------------------|-------|---------|-------|--------| | | | | Range 0 | 98.7 | 100 | 101.3 | | | | | | Range 1 | 197.4 | 200 | 202.6 | kHz | | | | | Range 2 | 394.8 | 400 | 405.2 | KIZ | | | | | Range 3 | 789.6 | 800 | 810.4 | | | | | | Range 4 | 0.987 | 1 | 1.013 | | | | | MSI mode | Range 5 | 1.974 | 2 | 2.026 | | | | | INISI Mode | Range 6 | 3.948 | 4 | 4.052 | | | | | | Range 7 | 7.896 | 8 | 8.104 | MHz | | | | | Range 8 | 15.79 | 16 | 16.21 | IVITIZ | | | MSI frequency | | Range 9 | 23.69 | 24 | 24.31 | | | | | | Range 10 | 31.58 | 32 | 32.42 | | | after factory | after factory calibration, done | | Range 11 | 47.38 | 48 | 48.62 | | | f <sub>MSI</sub> | at V <sub>DD</sub> =3 V and | | Range 0 | - | 98.304 | - | - kHz | | | T <sub>A</sub> =30 °C | | Range 1 | - | 196.608 | - | | | | | | Range 2 | - | 393.216 | - | | | | | | Range 3 | - | 786.432 | - | | | | | | Range 4 | - | 1.016 | - | | | | | PLL mode<br>XTAL= | Range 5 | - | 1.999 | - | | | | | 32.768 kHz | Range 6 | - | 3.998 | - | | | | | | Range 7 | - | 7.995 | - | MHz | | | | | Range 8 | - | 15.991 | - | IVITIZ | | | | | Range 9 | - | 23.986 | - | - | | | | | Range 10 | - | 32.014 | - | | | | | R | Range 11 | - | 48.005 | | | | 4 (200(2) | MSI oscillator | MOL | T <sub>A</sub> = -0 to 85 °C | -3.5 | - | 3 | 0, | | $\Delta_{TEMP}(MSI)^{(2)}$ | frequency drift over temperature | MSI mode | T <sub>A</sub> = -40 to 125 °C | -8 | - | 6 | % | Table 50. MSI oscillator characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | | Conditions | - | Min | Тур | Max | Unit | |------------------------------------------------|--------------------------------------------|-------------------------------|-------------------------------|-------------------------------------|------|------|------|------| | | | | Range 0 to 3 | V <sub>DD</sub> =1.62 V<br>to 3.6 V | -1.2 | - | 0.5 | | | | | | Range 0 to 3 | V <sub>DD</sub> =2.4 V<br>to 3.6 V | -0.5 | - | 0.5 | | | $\Delta_{\text{VDD}}(\text{MSI})^{(2)}$ | MSI oscillator frequency drift | MSI mode | Range 4 to 7 | V <sub>DD</sub> =1.62 V<br>to 3.6 V | -2.5 | - | 0.7 | % | | ΔΛDD(IM2I), , | over V <sub>DD</sub><br>(reference is 3 V) | | Range 4 to 7 | V <sub>DD</sub> =2.4 V<br>to 3.6 V | -0.8 | - | 0.7 | 70 | | | | | | V <sub>DD</sub> =1.62 V<br>to 3.6 V | -5 | - | 1 | | | | | | V <sub>DE</sub> | V <sub>DD</sub> =2.4 V<br>to 3.6 V | -1.6 | - | ] | | | AFSAMBLING | AFOAMBLING Frequency | | T <sub>A</sub> = -40 to 85 °C | | - | 1 | 2 | | | ΔF <sub>SAMPLING</sub> (MSI) <sup>(2)(4)</sup> | variation in sampling mode <sup>(3)</sup> | MSI mode | T <sub>A</sub> = -40 to 125 | s °C | - | 2 | 4 | % | | CC jitter(MSI) <sup>(4)</sup> | RMS cycle-to-<br>cycle jitter | PLL mode Range 11 | | - | - | 60 | - | ps | | P jitter(MSI) <sup>(4)</sup> | RMS Period jitter | PLL mode R | ange 11 | - | - | 50 | - | ps | | | | Range 0 | | - | - | 10 | 20 | | | | | Range 1 | | - | - | 5 | 10 | | | t <sub>SU</sub> (MSI) <sup>(4)</sup> | MSI oscillator | Range 2 | | - | - | 4 | 8 | | | ISU(IVISI)(1) | start-up time | Range 3 | | - | - | 3 | 7 | us | | | | Range 4 to 7 | 7 | - | - | 3 | | | | | | Range 8 to | 11 | - | - | 2.5 | 6 | | | | | | 10 % of final frequency | - | - | 0.25 | 0.5 | | | t <sub>STAB</sub> (MSI) <sup>(4)</sup> | MSI oscillator stabilization time | stabilization time Range 11 f | 5 % of final frequency | - | - | 0.5 | 1.25 | ms | | | | | 1 % of final frequency | - | | - | 2.5 | | Table 50. MSI oscillator characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | | Conditions | | | Тур | Max | Unit | |--------------------------------------|----------------------------------|---------------------|------------|---|---|------|-----|------| | | | | Range 0 | - | - | 0.6 | 1 | | | | | | Range 1 | - | - | 0.8 | 1.2 | | | | | | Range 2 | - | - | 1.2 | 1.7 | | | | | MSI and<br>PLL mode | Range 3 | - | - | 1.9 | 2.5 | | | | | | Range 4 | - | - | 4.7 | 6 | - μΑ | | 1 (MCI)(4) | MSI oscillator power consumption | | Range 5 | - | - | 6.5 | 9 | | | I <sub>DD</sub> (MSI) <sup>(4)</sup> | | | Range 6 | - | - | 11 | 15 | | | | | | Range 7 | - | - | 18.5 | 25 | | | | | | Range 8 | - | - | 62 | 80 | | | | | | Range 9 | - | - | 85 | 110 | | | | | | Range 10 | - | - | 110 | 130 | 1 | | | | | Range 11 | | - | 155 | 190 | | - 1. Guaranteed by characterization results. - 2. This is a deviation for an individual part once the initial frequency has been measured. - 3. Sampling mode means Low-power run/Low-power sleep modes with Temperature sensor disable. - 4. Guaranteed by design. Figure 23. Typical current consumption versus MSI frequency ## High-speed internal 48 MHz (HSI48) RC oscillator Table 51. HSI48 oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |--------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------|------------------------|---------------------|------|--| | f <sub>HSI48</sub> | HSI48 Frequency | V <sub>DD</sub> =3.0V, T <sub>A</sub> =30°C | - | 48 | - | MHz | | | TRIM | HSI48 user trimming step | - | - | 0.11 <sup>(2)</sup> | 0.18 <sup>(2)</sup> | % | | | USER TRIM<br>COVERAGE | HSI48 user trimming coverage | ±32 steps | ±3 <sup>(3)</sup> | ±3.5 <sup>(3)</sup> | - | % | | | DuCy(HSI48) | Duty Cycle | - | 45 <sup>(2)</sup> | - | 55 <sup>(2)</sup> | % | | | ACC | Accuracy of the HSI48 oscillator | V <sub>DD</sub> = 3.0 V to 3.6 V,<br>T <sub>A</sub> = -15 to 85 °C | - | - | ±3 <sup>(3)</sup> | % | | | ACC <sub>HSI48_REL</sub> | over temperature (factory calibrated) | V <sub>DD</sub> = 1.65 V to 3.6 V,<br>T <sub>A</sub> = -40 to 125 °C | - | - | ±4.5 <sup>(3)</sup> | 70 | | | D (HCI40) | HSI48 oscillator frequency drift | V <sub>DD</sub> = 3 V to 3.6 V | - | 0.025 <sup>(3)</sup> | 0.05 <sup>(3)</sup> | 0/ | | | D <sub>VDD</sub> (HSI48) | with V <sub>DD</sub> | V <sub>DD</sub> = 1.65 V to 3.6 V | - | 0.05 <sup>(3)</sup> | 0.1 <sup>(3)</sup> | % | | | t <sub>su</sub> (HSI48) | HSI48 oscillator start-up time | - | - | 2.5 <sup>(2)</sup> | 6 <sup>(2)</sup> | μs | | | I <sub>DD</sub> (HSI48) | HSI48 oscillator power consumption | - | - | 340 <sup>(2)</sup> | 380 <sup>(2)</sup> | μA | | | N <sub>T</sub> jitter | Next transition jitter<br>Accumulated jitter on 28 cycles <sup>(4)</sup> | - | - | +/-0.15 <sup>(2)</sup> | - | ns | | | P <sub>T</sub> jitter | Paired transition jitter<br>Accumulated jitter on 56 cycles <sup>(4)</sup> | - | - | +/-0.25 <sup>(2)</sup> | - | ns | | <sup>1.</sup> $V_{DD} = 3 \text{ V}$ , $T_A = -40 \text{ to } 125^{\circ}\text{C}$ unless otherwise specified. <sup>2.</sup> Guaranteed by design. <sup>3.</sup> Guaranteed by characterization results. <sup>4.</sup> Jitter measurement are performed without clock source activated in parallel. Figure 24. HSI48 frequency versus temperature Low-speed internal (LSI) RC oscillator Table 52. LSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------------|-----------------------------------|-------------------------------------------------|-------|-----|-------|-------| | f <sub>LSI</sub> | LSI Frequency | V <sub>DD</sub> = 3.0 V, T <sub>A</sub> = 30 °C | 31.04 | - | 32.96 | kHz | | | | $V_{DD}$ = 1.62 to 3.6 V, $T_A$ = -40 to 125 °C | 29.5 | - | 34 | KI IZ | | t <sub>SU</sub> (LSI) <sup>(2)</sup> | LSI oscillator start-<br>up time | - | - | 80 | 130 | μs | | t <sub>STAB</sub> (LSI) <sup>(2)</sup> | LSI oscillator stabilization time | 5% of final frequency | - | 125 | 180 | μs | | I <sub>DD</sub> (LSI) <sup>(2)</sup> | LSI oscillator power consumption | - | - | 110 | 180 | nA | <sup>1.</sup> Guaranteed by characterization results. ### 6.3.9 PLL characteristics The parameters given in *Table 53* are derived from tests performed under temperature and $V_{DD}$ supply voltage conditions summarized in *Table 23: General operating conditions*. Table 53. PLL, PLLSAI1 characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|--------------------------------|------------|-----|-----|-----|------| | f <sub>PLL_IN</sub> | PLL input clock <sup>(2)</sup> | - | 4 | ı | 16 | MHz | | | PLL input clock duty cycle | - | 45 | ı | 55 | % | <sup>2.</sup> Guaranteed by design. Table 53. PLL, PLLSAI1 characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |------------------------|---------------------------------------------------------|-------------------------|--------|-----|-----|---------|--| | f | PLL multiplier output clock P | Voltage scaling Range 1 | 3.0968 | - | 80 | MHz | | | f <sub>PLL_P_OUT</sub> | PLL Multiplier output clock P | Voltage scaling Range 2 | 3.0968 | - | 26 | IVIITZ | | | f | PLL multiplier output clock Q | Voltage scaling Range 1 | 12 | - | 80 | MHz | | | † <sub>PLL_Q_OUT</sub> | | Voltage scaling Range 2 | 12 | - | 26 | IVIITZ | | | f | PLL multiplier output clock R | Voltage scaling Range 1 | 12 | - | 80 | MHz | | | f <sub>PLL_R_OUT</sub> | FEE multiplier output clock is | Voltage scaling Range 2 | 12 | - | 26 | IVIITZ | | | f | PLL VCO output | Voltage scaling Range 1 | 96 | - | 344 | MHz | | | f <sub>VCO_OUT</sub> | | Voltage scaling Range 2 | 96 | - | 128 | IVII IZ | | | t <sub>LOCK</sub> | PLL lock time | - | - | 15 | 40 | μs | | | Jitter | RMS cycle-to-cycle jitter | System clock 90 MHz | - | 40 | - | ±00 | | | Jillei | RMS period jitter | System clock 80 MHz | - | 30 | - | ±ps | | | | PLL power consumption on V <sub>DD</sub> <sup>(1)</sup> | VCO freq = 96 MHz | - | 200 | 260 | | | | I <sub>DD</sub> (PLL) | | VCO freq = 192 MHz | - | 300 | 380 | μΑ | | | | | VCO freq = 344 MHz | - | 520 | 650 | | | <sup>1.</sup> Guaranteed by design. <sup>2.</sup> Take care of using the appropriate division factor M to obtain the specified PLL input clock values. The M factor is shared between the 2 PLLs. ## 6.3.10 Flash memory characteristics Table 54. Flash memory characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Тур | Max | Unit | |------------------------|------------------------------------------|--------------------|---------------|-------|------| | t <sub>prog</sub> | 64-bit programming time | - | 81.69 | 90.76 | μs | | + | one row (32 double | normal programming | 2.61 | 2.90 | | | <sup>T</sup> prog_row | word) programming time | fast programming | 1.91 | 2.12 | | | + | one page (2 Kbyte) | normal programming | 20.91 | 23.24 | ms | | t <sub>prog_page</sub> | programming time | fast programming | 15.29 | 16.98 | | | t <sub>ERASE</sub> | Page (2 KB) erase time | - | 22.02 | 24.47 | | | + | one bank (512 Kbyte)<br>programming time | normal programming | 5.35 | 5.95 | S | | t <sub>prog_bank</sub> | | fast programming | 3.91 | 4.35 | 3 | | t <sub>ME</sub> | Mass erase time (one or two banks) | - | 22.13 | 24.59 | ms | | | Average consumption | Write mode | 3.4 | - | | | l | from V <sub>DD</sub> | Erase mode | 3.4 | - | mA | | I <sub>DD</sub> | Maximum ourrent (neek) | Write mode | 7 (for 2 µs) | - | '''' | | | Maximum current (peak) | Erase mode | 7 (for 41 μs) | - | | <sup>1.</sup> Guaranteed by design. Table 55. Flash memory endurance and data retention | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Unit | |------------------|----------------|------------------------------------------------------|--------------------|---------| | N <sub>END</sub> | Endurance | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 10 | kcycles | | | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 30 | | | | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 15 | | | | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 125 °C | 7 | Vooro | | t <sub>RET</sub> | Data retention | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 30 | Years | | | | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 15 | | | | | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10 | | <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> Cycling performed over the whole temperature range. #### 6.3.11 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. #### Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in *Table 56*. They are based on the EMS levels and classes defined in application note AN1709. Level/ **Symbol Parameter Conditions** Class $V_{DD} = 3.3 \text{ V}, T_A = +25 ^{\circ}\text{C},$ Voltage limits to be applied on any I/O pin $f_{HCLK} = 80 \text{ MHz}.$ 3B $V_{FESD}$ to induce a functional disturbance conforming to IEC 61000-4-2 Fast transient voltage burst limits to be $V_{DD} = 3.3 \text{ V}, T_A = +25 ^{\circ}\text{C},$ $f_{HCLK} = 80 \text{ MHz},$ applied through 100 pF on V<sub>DD</sub> and V<sub>SS</sub> 5A $V_{EFTB}$ pins to induce a functional disturbance conforming to IEC 61000-4-4 **Table 56. EMS characteristics** ### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. #### Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) #### **Prequalification trials** Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). ### **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. | Symbol Parameter | | Conditions | Monitored frequency band | Max vs.<br>[f <sub>HSE</sub> /f <sub>HCLK</sub> ] | Unit | | |------------------|------------|------------------------------------------------------------------------------------------------------|--------------------------|---------------------------------------------------|------|--| | | | | moquomoy band | 8 MHz/ 80 MHz | | | | | | V <sub>DD</sub> = 3.6 V, T <sub>A</sub> = 25 °C,<br>LQFP100 package<br>compliant with IEC<br>61967-2 | 0.1 MHz to 30 MHz | -8 | | | | | | | 30 MHz to 130 MHz | 2 | dBµV | | | S <sub>EMI</sub> | Peak level | | 130 MHz to 1 GHz | 5 | ивμν | | | | | | 1 GHz to 2 GHz | 8 | | | | | | | EMI Level | 2.5 | - | | Table 57. EMI characteristics ## 6.3.12 Electrical sensitivity characteristics Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the ANSI/JEDEC standard. | Symbol | Ratings | Conditions | Class | Maximum<br>value <sup>(1)</sup> | Unit | | | | | |-----------------------|-------------------------------------------------------|---------------------------------------------------------------------|-------|---------------------------------|------|--|--|--|--| | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | T <sub>A</sub> = +25 °C, conforming<br>to ANSI/ESDA/JEDEC<br>JS-001 | 2 | 2000 | V | | | | | | V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C,<br>conforming to ANSI/ESD<br>STM5.3.1 | C3 | 250 | V | | | | | Table 58. ESD absolute maximum ratings <sup>1.</sup> Guaranteed by characterization results. #### Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin. - A current injection is applied to each input, output and configurable I/O pin. These tests are compliant with EIA/JESD 78A IC latch-up standard. Table 59. Electrical sensitivities | Symbol | Parameter | Conditions | Class | |--------|-----------------------|------------------------------------------------|-------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | II | ### 6.3.13 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DDIOX}$ (for standard, 3.3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. #### Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of the -5 $\mu$ A/+0 $\mu$ A range) or other functional failure (for example reset occurrence or oscillator frequency deviation). The characterization results are given in *Table 60*. Negative induced leakage current is caused by negative injection and positive induced leakage current is caused by positive injection. Table 60. I/O current injection susceptibility<sup>(1)</sup> | Symbol | Description | | tional<br>ptibility | Unit | |------------------|--------------------------------------------------------------------------|--------------------|---------------------|-------| | Symbol | Description | Negative injection | Positive injection | Oille | | | Injected current on all pins except PA4, PA5, PE8, PE9, PE10, PE11, PE12 | -5 | N/A <sup>(2)</sup> | | | I <sub>INJ</sub> | Injected current on PE8, PE9, PE10, PE11, PE12 | -0 | N/A <sup>(2)</sup> | mA | | | Injected current on PA4, PA5 pins | -5 | 0 | | - 1. Guaranteed by characterization results. - 2. Injection is not possible. ## 6.3.14 I/O port characteristics ## General input/output characteristics Unless otherwise specified, the parameters given in *Table 61* are derived from tests performed under the conditions summarized in *Table 23: General operating conditions*. All I/Os are designed as CMOS- and TTL-compliant. Table 61. I/O static characteristics | Symbol | nbol Parameter Conditions Min | | Тур | Мах | Unit | | |------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------|-----|----------------------------------------------|----| | | I/O input low level voltage | 1.62 V <v<sub>DDIOX&lt;3.6 V</v<sub> | - | - | 0.3xV <sub>DDIOx</sub> (2) | | | V <sub>IL</sub> <sup>(1)</sup> | I/O input low level voltage | 1.62 V <v<sub>DDIOx&lt;3.6 V</v<sub> | - | - | 0.39xV <sub>DDIOx</sub> -0.06 <sup>(3)</sup> | V | | | I/O input low level voltage | 1.08 V <v<sub>DDIOx&lt;1.62 V</v<sub> | - | - | 0.43xV <sub>DDIOx</sub> -0.1 <sup>(3)</sup> | | | | I/O input high level voltage | 1.62 V <v<sub>DDIOx&lt;3.6 V</v<sub> | 0.7xV <sub>DDIOx</sub> <sup>(2)</sup> | - | - | | | V <sub>IH</sub> <sup>(1)</sup> | I/O input high level voltage | 1.62 V <v<sub>DDIOx&lt;3.6 V</v<sub> | 0.49xV <sub>DDIOX</sub> +0.26 <sup>(3)</sup> | - | - | V | | | I/O input high level voltage | 1.08 V <v<sub>DDIOX&lt;1.62 V</v<sub> | 0.61xV <sub>DDIOX</sub> +0.05 <sup>(3)</sup> | - | - | | | V <sub>hys</sub> <sup>(3)</sup> | TT_xx, FT_xxx and NRST I/O input hysteresis 1.62 V <v<sub>DDIOx&lt;3.6 V</v<sub> | | 200 | - | mV | | | | | $V_{IN} \le Max(V_{DDXXX})^{(5)(6)}$ | - | ı | ±100 | | | | FT_xx input leakage current <sup>(3)(4)</sup> | $ \begin{aligned} & Max(V_{DDXXX}) \leq V_{IN} \leq \\ & Max(V_{DDXXX}) + 1 \ V^{(5)(6)} \end{aligned} $ | - | ı | 650 <sup>(3)(7)</sup> | | | | | $Max(V_{DDXXX})+1 V < V_{IN} \le 5.5 V^{(3)(6)}$ | - | ı | 200 <sup>(7)</sup> | | | I <sub>lkg</sub> | | $V_{IN} \le Max(V_{DDXXX})$ (5)(6) | - | ı | ±150 | nA | | | PA11, PA12, and<br>PC3 I/O | $\begin{aligned} & Max(V_{DDXXX}) \leq V_{IN} \leq \\ & Max(V_{DDXXX}) + 1 \ V^{(5)(6)} \end{aligned}$ | - | - | 2500 <sup>(3)</sup> | | | | | $Max(V_{DDXXX})+1 V < V_{IN} \le 5.5 V^{(5)(6)}$ | - | - | 250 | | | | TT_xx input leakage | $V_{IN} \le Max(V_{DDXXX})^{(7)}$ | - | - | ±150 | | | | current | $ \text{Max}(V_{\text{DDXXX}}) \le V_{\text{IN}} < $ $ 3.6 \text{ V}^{(7)} $ | - | - | 2000 <sup>(3)</sup> | | | R <sub>PU</sub> Weak pull-up equivalent resistor (8) $V_{IN} = V_{SS}$ | | 25 | 40 | 55 | kΩ | | | R <sub>PD</sub> | Weak pull-down equivalent resistor <sup>(8)</sup> | V <sub>IN</sub> = V <sub>DDIOx</sub> | 25 | 40 | 55 | kΩ | | C <sub>IO</sub> | I/O pin capacitance | - | - | 5 | - | pF | - 1. Refer to Figure 25: I/O input characteristics. - 2. Tested in production. - 3. Guaranteed by design. - 4. All FT\_xx IO except PA11, PA12 and PC3 I/O. - 5. Max(V<sub>DDXXX</sub>) is the maximum value of all the I/O supplies. - $6. \quad \text{To sustain a voltage higher than } \text{Min}(\text{V}_{\text{DD}},\text{V}_{\text{DDA}}) + 0.3 \text{ V}, \text{ the internal Pull-up and Pull-Down resistors must be disabled.}$ - 7. This value represents the pad leakage of the IO itself. The total product pad leakage is provided by this formula: $I_{Total\_Ileak\_max} = 10 \ \mu A + [number of IOs where V_{IN} is applied on the pad]_x I_{Ikg}(Max).$ - 8. Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimal (~10% order). All I/Os are CMOS- and TTL-compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in *Figure 25* for standard I/Os, and in *Figure 25* for 5 V tolerant I/Os. Figure 25. I/O input characteristics #### **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to $\pm 8$ mA, and sink or source up to $\pm 20$ mA (with a relaxed $V_{OL}/V_{OH}$ ). In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in Section 6.2: - The sum of the currents sourced by all the I/Os on V<sub>DDIOX</sub>, plus the maximum consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating ΣI<sub>VDD</sub> (see *Table 20: Voltage characteristics*). - The sum of the currents sunk by all the I/Os on V<sub>SS</sub>, plus the maximum consumption of the MCU sunk on V<sub>SS</sub>, cannot exceed the absolute maximum rating ΣI<sub>VSS</sub> (see *Table 20: Voltage characteristics*). #### **Output voltage levels** Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 23: General operating conditions*. All I/Os are CMOS- and TTL-compliant (FT OR TT unless otherwise specified). Table 62. Output voltage characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------|-------------------|------| | V <sub>OL</sub> | Output low level voltage for an I/O pin | CMOS port <sup>(2)</sup> | - | 0.4 | | | V <sub>OH</sub> | Output high level voltage for an I/O pin | I <sub>IO</sub> = 8 mA<br> V <sub>DDIOx</sub> ≥ 2.7 V | V <sub>DDIOx</sub> -0.4 | - | | | V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage for an I/O pin | TTL port <sup>(2)</sup> | - | 0.4 | | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | I <sub>IO</sub> = 8 mA<br>V <sub>DDIOx</sub> ≥ 2.7 V | 2.4 | - | | | V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = 20 mA | - | 1.3 | | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | V <sub>DDIOx</sub> ≥ 2.7 V | V <sub>DDIOx</sub> -1.3 | - | | | V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = 4 mA | - | 0.45 | | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | V <sub>DDIOx</sub> ≥ 1.62 V | V <sub>DDIOx</sub> -0.45 | - | V | | V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = 2 mA | - | $0.35_xV_{DDIOx}$ | | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | 1.62 V ≥ V <sub>DDIOx</sub> ≥ 1.08 V | 0.65 <sub>x</sub> V <sub>DDIOx</sub> | - | | | | | $ I_{IO} = 20 \text{ mA}$<br>$V_{DDIOx} \ge 2.7 \text{ V}$ | - | 0.4 | | | V <sub>OLFM+</sub> | Output low level voltage for an FT I/O pin in FM+ mode (FT I/O with "f" option) | I <sub>IO</sub> = 10 mA<br>V <sub>DDIOx</sub> ≥ 1.62 V | - | 0.4 | | | | . , | I <sub>IO</sub> = 2 mA<br>1.62 V ≥ V <sub>DDIOx</sub> ≥ 1.08 V | - | 0.4 | | The I<sub>IO</sub> current sourced or sunk by the device must always respect the absolute maximum rating specified in *Table 20:* Voltage characteristics, and the sum of the currents sourced or sunk by all the I/Os (I/O ports and control pins) must always respect the absolute maximum ratings ΣI<sub>IO</sub>. #### Input/output AC characteristics The definition and values of input/output AC characteristics are given in *Figure 26* and *Table 63*, respectively. <sup>2.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52. <sup>3.</sup> Guaranteed by design. Unless otherwise specified, the parameters given are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 23: General operating conditions*. Table 63. I/O AC characteristics<sup>(1)(2)</sup> | Speed | Symbol | Parameter | Conditions | Min | Max | Unit | | |-------|--------|---------------------------------|--------------------------------------------|------------------------------------------|-----|--------|----| | | | | C=50 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V | - | 5 | | | | | | | C=50 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V | - | 1 | | | | | Fmax | Assissances from the second | C=50 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | - | 0.1 | MHz | | | | Fillax | Maximum frequency | C=10 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V | - | 10 | IVIITZ | | | | | | C=10 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V | - | 1.5 | | | | 00 | | | C=10 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | - | 0.1 | | | | 00 | | | C=50 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V | - | 25 | | | | | | | C=50 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V | - | 52 | | | | | Tr/Tf | Tr/Tf Output rise and fall time | C=50 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | - | 140 | 200 | | | | 11/11 | 11/11 | Output rise and fair time | C=10 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V | - | 17 | ns | | | | | C=10 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V | - | 37 | | | | | | | C=10 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | - | 110 | | | | | | | C=50 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V | - | 25 | _ | | | | | | C=50 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V | - | 10 | | | | | Fmax | Maximum frequency | C=50 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | - | 1 | MHz | | | | Fillax | i waxiinum irequency | C=10 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V | - | 50 | IVIITZ | | | | | | C=10 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V | - | 15 | 1 | | | 01 | | | C=10 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | - | 1 | | | | 01 | | | C=50 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V | - | 9 | | | | | | | C=50 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V | - | 16 | | | | | Tr/Tf | Output rice and fall time | C=50 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | - | 40 | | | | | 11/11 | Output rise and fall time | C=10 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V | - | 4.5 | - ns | | | | | | C=10 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V | - | 9 | | | | | | | C=10 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | - | 21 | | | Table 63. I/O AC characteristics<sup>(1)(2)</sup> (continued) | Speed | Symbol | Parameter | Conditions | Min | Max | Unit | |--------|---------|---------------------------------|-------------------------------------------------|-----|--------------------|--------| | | | | C=50 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V | - | 50 | | | | | | C=50 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V | - | 25 | | | | Fmay | Fmax Maximum frequency | C=50 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | - | 5 | NALI- | | | rmax | | C=10 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V | - | 100 <sup>(3)</sup> | MHz | | | | | C=10 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V | - | 37.5 | | | 10 | | | C=10 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | - | 5 | | | 10 | | | C=50 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V | - | 5.8 | | | | | | C=50 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V | - | 11 | | | | Tr/Tf | Output via a and fall time | C=50 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | - | 28 | | | | 11711 | Output rise and fall time | C=10 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V | - | 2.5 | ns | | | | | C=10 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V | - | 5 | | | | | | C=10 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | 12 | | | | | | | C=30 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V | - | 120 <sup>(3)</sup> | | | | | | C=30 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V | - | 50 | | | | - Frank | Maximum francisco | C=30 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | - | 10 | N41 I- | | | Fmax | Maximum frequency | C=10 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V | - | 180 <sup>(3)</sup> | MHz | | 11 | | | C=10 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V | - | 75 | | | | | | C=10 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | - | 10 | | | | | | C=30 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V - 3.3 | | | | | | Tr/Tf | Output rise and fall time | C=30 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V | - | 6 | ns | | | | | C=30 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | - | 16 | | | - Fm I | Fmax | Maximum frequency | C=50 pF 16 \\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | - | 1 | MHz | | Fm+ | Tf | Output fall time <sup>(4)</sup> | - C=50 pF, 1.6 V≤V <sub>DDIOx</sub> ≤3.6 V | - | 5 | ns | The I/O speed is configured using the OSPEEDRy[1:0] bits. The Fm+ mode is configured in the SYSCFG\_CFGR1 register. Refer to the RM0394 reference manual for a description of GPIO Port configuration register. <sup>2.</sup> Guaranteed by design. <sup>3.</sup> This value represents the I/O capability but the maximum system frequency is limited to 80 MHz. <sup>4.</sup> The fall time is defined between 70% and 30% of the output waveform accordingly to I<sup>2</sup>C specification. Figure 26. I/O AC characteristics definition<sup>(1)</sup> 1. Refer to Table 63: I/O AC characteristics. ## 6.3.15 NRST pin characteristics The NRST pin input driver uses the CMOS technology. It is connected to a permanent pull-up resistor, $R_{\text{PU}}$ . Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 23: General operating conditions*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|-------------------------------------------------|-----------------------------------|-------------------------------------|-----|-------------------------------------|------| | V <sub>IL(NRST)</sub> | NRST input low level voltage | - | - | - | 0.3 <sub>x</sub> V <sub>DDIOx</sub> | V | | V <sub>IH(NRST)</sub> | NRST input high level voltage | - | 0.7 <sub>x</sub> V <sub>DDIOx</sub> | - | - | | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | - | - | 200 | - | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | V <sub>IN</sub> = V <sub>SS</sub> | 25 | 40 | 55 | kΩ | | V <sub>F(NRST)</sub> | NRST input filtered pulse | - | - | - | 70 | ns | | V <sub>NF(NRST)</sub> | NRST input not filtered pulse | 1.71 V ≤ V <sub>DD</sub> ≤ 3.6 V | 350 | - | - | ns | Table 64. NRST pin characteristics<sup>(1)</sup> <sup>1.</sup> Guaranteed by design. <sup>2.</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimal (~10% order). Figure 27. Recommended NRST pin protection - 1. The reset network protects the device against parasitic resets. - The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in Table 64: NRST pin characteristics. Otherwise the reset will not be taken into account by the device. - 3. The external capacitor on NRST must be placed as close as possible to the device. ## 6.3.16 Extended interrupt and event controller input (EXTI) characteristics The pulse on the interrupt input must have a minimal length in order to guarantee that it is detected by the event controller. Table 65. EXTI Input Characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------|----------------------------------|------------|-----|-----|-----|------| | PLEC | Pulse length to event controller | - | 20 | - | - | ns | <sup>1.</sup> Guaranteed by design. ## 6.3.17 Analog switches booster Table 66. Analog switches booster characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------|--------------------------------------------------------------------------------------|------|-----|-----|------| | $V_{DD}$ | Supply voltage | 1.62 | - | 3.6 | V | | t <sub>SU(BOOST)</sub> | Booster startup time | - | - | 240 | μs | | | Booster consumption for 1.62 V ≤ V <sub>DD</sub> ≤ 2.0 V | - | - | 250 | | | I <sub>DD(BOOST)</sub> | Booster consumption for $2.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 2.7 \text{ V}$ | - | - | 500 | μΑ | | | Booster consumption for<br>2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | - | 900 | | <sup>1.</sup> Guaranteed by design. ## 6.3.18 Analog-to-Digital converter characteristics Unless otherwise specified, the parameters given in *Table 67* are preliminary values derived from tests performed under ambient temperature, $f_{PCLK}$ frequency and $V_{DDA}$ supply voltage conditions summarized in *Table 23: General operating conditions*. Note: It is recommended to perform a calibration after each power-up. Table 67. ADC characteristics<sup>(1)</sup> (2) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|------------------------------------|---------------------------------------------------|---------------------------------------------------------|-----------------------------------------------|---------------------------------------------------------|--------------------| | $V_{DDA}$ | Analog supply voltage | - | 1.62 | - | 3.6 | V | | \/ | Desitive reference voltage | V <sub>DDA</sub> ≥ 2 V | 2 | - | $V_{DDA}$ | V | | $V_{REF+}$ | Positive reference voltage | V <sub>DDA</sub> < 2 V | | $V_{DDA}$ | | V | | V <sub>REF-</sub> | Negative reference voltage | - | | V <sub>SSA</sub> | | V | | £ | ADC aloak fraguancy | Range 1 | 0.14 | - | 80 | MHz | | f <sub>ADC</sub> | ADC clock frequency | Range 2 | 0.14 | - | 26 | IVITZ | | | | Resolution = 12 bits | - | - | 5.33 | | | | Sampling rate for FAST | Resolution = 10 bits | - | - | 6.15 | | | | channels | Resolution = 8 bits | - | - | 7.27 | | | £ | | Resolution = 6 bits | - | - | 8.88 | Msps | | f <sub>s</sub> | Sampling rate for SLOW channels | Resolution = 12 bits | - | - | 4.21 | ivisps | | | | Resolution = 10 bits | - | - | 4.71 | | | | | Resolution = 8 bits | - | - | 5.33 | | | | | Resolution = 6 bits | - | - | 6.15 | | | $f_{TRIG}$ | External trigger frequency | f <sub>ADC</sub> = 80 MHz<br>Resolution = 12 bits | - | - | 5.33 | MHz | | | | Resolution = 12 bits | - | - | 15 | 1/f <sub>ADC</sub> | | V <sub>CMIN</sub> | Input common mode | Differential mode | (V <sub>REF+</sub> +<br>V <sub>REF-</sub> )/2<br>- 0.18 | (V <sub>REF+</sub> +<br>V <sub>REF-</sub> )/2 | (V <sub>REF+</sub> +<br>V <sub>REF-</sub> )/2<br>+ 0.18 | V | | V <sub>AIN</sub> (3) | Conversion voltage range(2) | - | 0 | - | V <sub>REF+</sub> | V | | R <sub>AIN</sub> | External input impedance | - | - | - | 50 | kΩ | | C <sub>ADC</sub> | Internal sample and hold capacitor | - | - | 5 | - | pF | | t <sub>STAB</sub> | Power-up time | - | | 1 | | conversion cycle | | + . | Calibration time | f <sub>ADC</sub> = 80 MHz | | 1.45 | | μs | | t <sub>CAL</sub> | Calibration time | - | | 116 | | | Table 67. ADC characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------|--------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------|-----|--------------------|--------------------| | | Trianger | CKMODE = 00 | 1.5 | 2 | 2.5 | | | | Trigger conversion latency Regular and | CKMODE = 01 | - | - | 2.0 | 1 /F | | t <sub>LATR</sub> | injected channels without conversion abort | CKMODE = 10 | - | - | 2.25 | 1/f <sub>ADC</sub> | | | Conversion about | CKMODE = 11 | - | - | 2.125 | | | | Trianana | CKMODE = 00 | 2.5 | 3 | 3.5 | | | l <u>4</u> | aborting a regular conversion | CKMODE = 01 | - | - | 3.0 | A /E | | t <sub>LATRINJ</sub> | | CKMODE = 10 | - | - | 3.25 | 1/f <sub>ADC</sub> | | | | CKMODE = 11 | - | - | 3.125 | | | | Compiler at time o | f <sub>ADC</sub> = 80 MHz | 0.03125 | - | 8.00625 | μs | | t <sub>s</sub> | Sampling time | - | 2.5 | - | 640.5 | 1/f <sub>ADC</sub> | | t <sub>ADCVREG_STUP</sub> | ADC voltage regulator start-up time | - | - | - | 20 | μs | | | <b>-</b> | f <sub>ADC</sub> = 80 MHz<br>Resolution = 12 bits | 0.1875 | - | 8.1625 | μs | | t <sub>CONV</sub> | Total conversion time (including sampling time) | Resolution = 12 bits | ts + 12.5 cycles for<br>successive approximation<br>= 15 to 653 | | 1/f <sub>ADC</sub> | | | | | fs = 5 Msps | - | 730 | 830 | | | I <sub>DDA</sub> (ADC) | ADC consumption from the V <sub>DDA</sub> supply | fs = 1 Msps | _ | 160 | 220 | μΑ | | | and vood cabbiy | fs = 10 ksps | - | 16 | 50 | | | | ADC consumption from | fs = 5 Msps | - | 130 | 160 | | | I <sub>DDV_S</sub> (ADC) | the V <sub>REF+</sub> single ended | fs = 1 Msps | _ | 30 | 40 | μΑ | | | mode | fs = 10 ksps | - | 0.6 | 2 | | | | ADC consumption from | fs = 5 Msps | - | 260 | 310 | | | I <sub>DDV_D</sub> (ADC) | the V <sub>REF+</sub> differential | fs = 1 Msps | - | 60 | 70 | μΑ | | _ | mode | fs = 10 ksps | - | 1.3 | 3 | | <sup>1.</sup> Guaranteed by design The maximum value of R<sub>AIN</sub> can be found in *Table 68: Maximum ADC RAIN*. <sup>2.</sup> The I/O analog switch voltage booster is enable when $V_{DDA}$ < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when $V_{DDA}$ < 2.4V). It is disable when $V_{DDA} \ge 2.4$ V. V<sub>REF+</sub> can be internally connected to V<sub>DDA</sub> and V<sub>REF-</sub> can be internally connected to V<sub>SSA</sub>, depending on the package. Refer to Section 4: Pinouts and pin description for further details. Table 68. Maximum ADC R<sub>AIN</sub>(1)(2) | D I fi | Sampling cycle | Sampling time [ns] | | nax (Ω) | |------------|----------------|--------------------|------------------------------|------------------------------| | Resolution | @80 MHz | @80 MHz | Fast channels <sup>(3)</sup> | Slow channels <sup>(4)</sup> | | | 2.5 | 31.25 | 100 | N/A | | | 6.5 | 81.25 | 330 | 100 | | | 12.5 | 156.25 | 680 | 470 | | 10 hito | 24.5 | 306.25 | 1500 | 1200 | | 12 bits | 47.5 | 593.75 | 2200 | 1800 | | | 92.5 | 1156.25 | 4700 | 3900 | | | 247.5 | 3093.75 | 12000 | 10000 | | | 640.5 | 8006.75 | 39000 | 33000 | | | 2.5 | 31.25 | 120 | N/A | | | 6.5 | 81.25 | 390 | 180 | | | 12.5 | 156.25 | 820 | 560 | | 10 bits | 24.5 | 306.25 | 1500 | 1200 | | TO DIES | 47.5 | 593.75 | 2200 | 1800 | | | 92.5 | 1156.25 | 5600 | 4700 | | | 247.5 | 3093.75 | 12000 | 10000 | | | 640.5 | 8006.75 | 47000 | 39000 | | | 2.5 | 31.25 | 180 | N/A | | | 6.5 | 81.25 | 470 | 270 | | | 12.5 | 156.25 | 1000 | 680 | | 8 bits | 24.5 | 306.25 | 1800 | 1500 | | o bits | 47.5 | 593.75 | 2700 | 2200 | | | 92.5 | 1156.25 | 6800 | 5600 | | | 247.5 | 3093.75 | 15000 | 12000 | | | 640.5 | 8006.75 | 50000 | 50000 | | | 2.5 | 31.25 | 220 | N/A | | | 6.5 | 81.25 | 560 | 330 | | | 12.5 | 156.25 | 1200 | 1000 | | 6 bits | 24.5 | 306.25 | 2700 | 2200 | | บ มแร | 47.5 | 593.75 | 3900 | 3300 | | | 92.5 | 1156.25 | 8200 | 6800 | | | 247.5 | 3093.75 | 18000 | 15000 | | | 640.5 | 8006.75 | 50000 | 50000 | <sup>1.</sup> Guaranteed by design. 141/201 2. The I/O analog switch voltage booster is enable when $V_{DDA}$ < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when $V_{DDA}$ < 2.4V). It is disable when $V_{DDA} \ge 2.4$ V. - 3. Fast channels are: PC0, PC1, PC2, PC3, PA0, PA1. - 4. Slow channels are: all ADC inputs except the fast channels. Table 69. ADC accuracy - limited test conditions 1<sup>(1)(2)(3)</sup> | Sym-<br>bol | Parameter | Conditions <sup>(4)</sup> | | | Min | Тур | Max | Unit | |-------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------|--------------------------|------|------|-----|-------| | | | | Single<br>ended | Fast channel (max speed) | - | 4 | 5 | - LSB | | ET | Total<br>unadjusted<br>error | | | Slow channel (max speed) | - | 4 | 5 | | | | | | Differential | Fast channel (max speed) | - | 3.5 | 4.5 | | | | | | | Slow channel (max speed) | - | 3.5 | 4.5 | | | EO | Offset<br>error | | Single<br>ended | Fast channel (max speed) | - | 1 | 2.5 | | | | | | | Slow channel (max speed) | - | 1 | 2.5 | | | | | | Differential | Fast channel (max speed) | - | 1.5 | 2.5 | | | | | | | Slow channel (max speed) | - | 1.5 | 2.5 | | | EG | Gain error | | Single<br>ended | Fast channel (max speed) | - | 2.5 | 4.5 | | | | | | | Slow channel (max speed) | - | 2.5 | 4.5 | | | | | | Differential | Fast channel (max speed) | - | 2.5 | 3.5 | | | | | | | Slow channel (max speed) | - | 2.5 | 3.5 | | | | Differential<br>linearity<br>error | | Single<br>ended | Fast channel (max speed) | - | 1 | 1.5 | | | ED | | | | Slow channel (max speed) | - | 1 | 1.5 | | | ED | | ADC clock frequency ≤ 80 MHz, Sampling rate ≤ 5.33 Msps, V <sub>DDA</sub> = VREF+ = 3 V, TA = 25 °C | Differential | Fast channel (max speed) | - | 1 | 1.2 | | | | | | | Slow channel (max speed) | - | 1 | 1.2 | | | EL | Integral<br>linearity<br>error | | Single<br>ended | Fast channel (max speed) | - | 1.5 | 2.5 | | | | | | | Slow channel (max speed) | - | 1.5 | 2.5 | | | | | | Differential | Fast channel (max speed) | - | 1 | 2 | | | | | | | Slow channel (max speed) | - | 1 | 2 | | | | Effective number of bits | | Single<br>ended | Fast channel (max speed) | 10.4 | 10.5 | - | | | ENOB | | | | Slow channel (max speed) | 10.4 | 10.5 | - | | | LINOB | | | Differential | Fast channel (max speed) | 10.8 | 10.9 | - | | | | | | | Slow channel (max speed) | 10.8 | 10.9 | - | | | | Signal-to-<br>noise and<br>distortion<br>ratio | | Single<br>ended | Fast channel (max speed) | 64.4 | 65 | - | - dB | | SINAD | | | | Slow channel (max speed) | 64.4 | 65 | - | | | SINAD | | | Differential | Fast channel (max speed) | 66.8 | 67.4 | - | | | | | | | Slow channel (max speed) | 66.8 | 67.4 | - | | | SNR | Signal-to-<br>noise ratio | | Single<br>ended | Fast channel (max speed) | 65 | 66 | - | | | | | | | Slow channel (max speed) | 65 | 66 | - | | | | | | Differential | Fast channel (max speed) | 67 | 68 | - | | | | | | | Slow channel (max speed) | 67 | 68 | - | | Table 69. ADC accuracy - limited test conditions $1^{(1)(2)(3)}$ (continued) | Sym-<br>bol | Parameter | Conditions <sup>(4)</sup> | | | | Тур | Max | Unit | |-------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------|--------------------------|---|-----|-----|------| | THD | Total<br>harmonic<br>distortion | ADC clock frequency ≤ 80 MHz, Sampling rate ≤ 5.33 Msps, V <sub>DDA</sub> = V <sub>REF+</sub> = 3 V, TA = 25 °C | Single<br>ended | Fast channel (max speed) | - | -74 | -73 | dB | | | | | | Slow channel (max speed) | - | -74 | -73 | | | | | | Differential | Fast channel (max speed) | - | -79 | -76 | uВ | | | | | | Slow channel (max speed) | - | -79 | -76 | | - 1. Guaranteed by design. - 2. ADC DC accuracy values are measured after internal calibration. - ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. - 4. The I/O analog switch voltage booster is enable when $V_{DDA}$ < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when $V_{DDA}$ < 2.4 V). It is disable when $V_{DDA} \ge 2.4$ V. No oversampling. Table 70. ADC accuracy - limited test conditions $2^{(1)(2)(3)}$ | Sym-<br>bol | Parameter | | Conditions <sup>(4</sup> | ) | Min | Тур | Max | Unit | |--------------|-------------------------------|----------------------------|--------------------------|--------------------------|------|------|-----|------| | | | | Single | Fast channel (max speed) | - | 4 | 6.5 | | | | Total | | ended | Slow channel (max speed) | - | 4 | 6.5 | | | ET | unadjusted<br>error | | Differential | Fast channel (max speed) | - | 3.5 | 5.5 | | | | | | Differential | Slow channel (max speed) | - | 3.5 | 5.5 | | | | | | Single | Fast channel (max speed) | - | 1 | 4.5 | | | EO | Offset | | ended | Slow channel (max speed) | - | 1 | 5 | | | E0 | error | | Differential | Fast channel (max speed) | - | 1.5 | 3 | | | | | | Differential | Slow channel (max speed) | - | 1.5 | 3 | | | | | | Single | Fast channel (max speed) | - | 2.5 | 6 | | | EG | Cain arrar | | ended | Slow channel (max speed) | - | 2.5 | 6 | LCD | | EG | Gain error | | Differential | Fast channel (max speed) | - | 2.5 | 3.5 | LSB | | | | | Dillerential | Slow channel (max speed) | - | 2.5 | 3.5 | | | | | | Single | Fast channel (max speed) | - | 1 | 1.5 | | | Differential | | ended | Slow channel (max speed) | - | 1 | 1.5 | | | | | ED linearity error | ADC clock frequency ≤ | Differential | Fast channel (max speed) | - | 1 | 1.2 | | | | | 80 MHz, | Dinorential | Slow channel (max speed) | - | 1 | 1.2 | | | | | Sampling rate ≤ 5.33 Msps, | Single | Fast channel (max speed) | - | 1.5 | 3.5 | | | EL | Integral | 2 V ≤ V <sub>DDA</sub> | ended | Slow channel (max speed) | - | 1.5 | 3.5 | | | | linearity<br>error | | Differential | Fast channel (max speed) | - | 1 | 3 | | | | | | | Slow channel (max speed) | - | 1 | 2.5 | | | | | | Single | Fast channel (max speed) | 10 | 10.5 | - | | | ENOB | Effective number of | | ended | Slow channel (max speed) | 10 | 10.5 | - | bits | | LINOB | bits | | Differential | Fast channel (max speed) | 10.7 | 10.9 | - | טונס | | | | | Dillerential | Slow channel (max speed) | 10.7 | 10.9 | - | | | | Cianal to | | Single | Fast channel (max speed) | 62 | 65 | - | | | CINAD | Signal-to-<br>noise and | | ended | Slow channel (max speed) | 62 | 65 | - | | | SINAD | distortion | | Differential | Fast channel (max speed) | 66 | 67.4 | - | | | | ratio | | Dillerential | Slow channel (max speed) | 66 | 67.4 | - | ЧD | | | SNR Signal-to-<br>noise ratio | | Single | Fast channel (max speed) | 64 | 66 | - | dB | | CNID | | | Olligic | Slow channel (max speed) | 64 | 66 | - | | | SINK | | | Differential - | Fast channel (max speed) | 66.5 | 68 | - | | | | | | | Slow channel (max speed) | 66.5 | 68 | - | | Table 70. ADC accuracy - limited test conditions $2^{(1)(2)(3)}$ (continued) | Sym-<br>bol | Parameter | C | Conditions <sup>(4)</sup> | | | | | | |-------------|------------|----------------------------------------------------|---------------------------|--------------------------|---|-----|-----|----| | | | ADC clock frequency ≤ | Single | Fast channel (max speed) | - | -74 | -65 | | | THD | Total | al 80 MHz, monic ortion Sampling rate ≤ 5.33 Msps, | ended | Slow channel (max speed) | - | -74 | -67 | dB | | | distortion | | Differential | Fast channel (max speed) | - | -79 | -70 | ub | | | | 2 V ≤ V <sub>DDA</sub> | | Slow channel (max speed) | - | -79 | -71 | | - 1. Guaranteed by design. - 2. ADC DC accuracy values are measured after internal calibration. - ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. - 4. The I/O analog switch voltage booster is enable when $V_{DDA}$ < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when $V_{DDA}$ < 2.4 V). It is disable when $V_{DDA} \ge 2.4$ V. No oversampling. Table 71. ADC accuracy - limited test conditions 3<sup>(1)(2)(3)</sup> | Sym-<br>bol | Parameter | ( | Conditions <sup>(4</sup> | ) | Min | Тур | Max | Unit | |------------------------|-------------------------------|----------------------------------------------------------|--------------------------|--------------------------|------|------|-----|--------| | | | | Single | Fast channel (max speed) | - | 5.5 | 7.5 | | | ET | Total | | ended | Slow channel (max speed) | - | 4.5 | 6.5 | | | E1 | unadjusted<br>error | | Differential | Fast channel (max speed) | - | 4.5 | 7.5 | | | | | | Dillerential | Slow channel (max speed) | - | 4.5 | 5.5 | | | | | | Single | Fast channel (max speed) | - | 2 | 5 | | | EO | Offset | | ended | Slow channel (max speed) | - | 2.5 | 5 | | | | error | | Differential | Fast channel (max speed) | - | 2 | 3.5 | | | | | | Slow channel (max speed) | - | 2.5 | 3 | | | | | | | Single | Fast channel (max speed) | - | 4.5 | 7 | | | EG | Gain error | | ended | Slow channel (max speed) | - | 3.5 | 6 | LCD | | EG | Gain enoi | | Differential | Fast channel (max speed) | - | 3.5 | 4 | LSB | | | | | Dillerential | Slow channel (max speed) | - | 3.5 | 5 | | | | | 5 | | Fast channel (max speed) | - | 1.2 | 1.5 | | | Differential linearity | ADO ala ali faranza and | ended | Slow channel (max speed) | - | 1.2 | 1.5 | | | | | error | ADC clock frequency ≤ 80 MHz, Sampling rate ≤ 5.33 Msps, | Differential | Fast channel (max speed) | - | 1 | 1.2 | | | | | | Dillerential | Slow channel (max speed) | - | 1 | 1.2 | | | | | 1.65 V ≤ V <sub>DDA</sub> = V <sub>REF+</sub> ≤ | Single | Fast channel (max speed) | - | 3 | 3.5 | | | EL | Integral linearity | 3.6 V,<br>Voltage scaling Range 1 | ended | Slow channel (max speed) | - | 2.5 | 3.5 | -<br>- | | EL | error | Voltage ocalling Intalige I | Differential | Fast channel (max speed) | - | 2 | 2.5 | | | | | | | Slow channel (max speed) | - | 2 | 2.5 | | | | | | Single | Fast channel (max speed) | 10 | 10.4 | - | | | ENOB | Effective number of | | ended | Slow channel (max speed) | 10 | 10.4 | - | bits | | LINOB | bits | | Differential | Fast channel (max speed) | 10.6 | 10.7 | - | טונס | | | | | Dillerential | Slow channel (max speed) | 10.6 | 10.7 | - | | | | Signal-to- | | Single | Fast channel (max speed) | 62 | 64 | - | | | SINAD | noise and | | ended | Slow channel (max speed) | 62 | 64 | - | | | SINAD | distortion | | Differential | Fast channel (max speed) | 65 | 66 | - | | | | ratio | | Dillerential | Slow channel (max speed) | 65 | 66 | - | чD | | | SNR Signal-to-<br>noise ratio | | Single | Fast channel (max speed) | 63 | 65 | - | dB | | CNID | | | Olligic | Slow channel (max speed) | 63 | 65 | - | | | SINK | | | Differential | Fast channel (max speed) | 66 | 67 | - | | | | | | merential | Slow channel (max speed) | 66 | 67 | - | | Table 71. ADC accuracy - limited test conditions $3^{(1)(2)(3)}$ (continued) | Sym-<br>bol | Parameter | C | Min | Тур | Max | Unit | | | |-------------|---------------------|-------------------------------------------------------------------------------------------------------|--------------|--------------------------|-----|------|-----|----| | | | ADC clock frequency ≤ | Single | Fast channel (max speed) | - | -69 | -67 | | | | Total | Sampling rate $\leq 5.33$ Msps, $= 1.65 \text{ V} \leq \text{V}_{-1} = \text{V}_{-2} = \text{V}_{-1}$ | ended | Slow channel (max speed) | - | -71 | -67 | | | THD | harmonic distortion | | Differential | Fast channel (max speed) | - | -72 | -71 | dB | | ( | distortion | 3.6 V,<br>Voltage scaling Range 1 | | Slow channel (max speed) | - | -72 | -71 | | - 1. Guaranteed by design. - 2. ADC DC accuracy values are measured after internal calibration. - ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. - 4. The I/O analog switch voltage booster is enable when $V_{DDA}$ < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when $V_{DDA}$ < 2.4 V). It is disable when $V_{DDA} \ge 2.4$ V. No oversampling. Table 72. ADC accuracy - limited test conditions 4<sup>(1)(2)(3)</sup> | Sym-<br>bol | Parameter | ( | Conditions <sup>(4</sup> | ) | Min | Тур | Max | Unit | |--------------|-------------------------------|----------------------------------------------------------------------|--------------------------|--------------------------|------|------|-----|------| | | | | Single | Fast channel (max speed) | - | 5 | 5.4 | | | | Total | | ended | Slow channel (max speed) | - | 4 | 5 | | | ET | unadjusted<br>error | | Differential | Fast channel (max speed) | - | 4 | 5 | | | | | | Differential | Slow channel (max speed) | - | 3.5 | 4.5 | | | | | | Single | Fast channel (max speed) | - | 2 | 4 | | | EO | Offset | | ended | Slow channel (max speed) | - | 2 | 4 | | | | error | | Differential | Fast channel (max speed) | - | 2 | 3.5 | | | | | | Differential | Slow channel (max speed) | - | 2 | 3.5 | | | | | | Single | Fast channel (max speed) | - | 4 | 4.5 | | | EG | Cain arrar | | ended | Slow channel (max speed) | - | 4 | 4.5 | LOD | | EG | Gain error | | Differential | Fast channel (max speed) | - | 3 | 4 | LSB | | | | | Differential - | | - | 3 | 4 | | | | | | Single | Fast channel (max speed) | - | 1 | 1.5 | | | Differential | | ended | Slow channel (max speed) | - | 1 | 1.5 | | | | | ED linearity error | ADC clock frequency ≤ 26 MHz,<br>1.65 V ≤ V <sub>DDA</sub> = VREF+ ≤ | Differential | Fast channel (max speed) | - | 1 | 1.2 | | | | | | Dillerential | Slow channel (max speed) | - | 1 | 1.2 | ] | | | | 3.6 V, | Single | Fast channel (max speed) | - | 2.5 | 3 | | | | Integral | Voltage scaling Range 2 | ended | Slow channel (max speed) | - | 2.5 | 3 | | | EL | linearity<br>error | | Differential | Fast channel (max speed) | - | 2 | 2.5 | | | | | | | Slow channel (max speed) | - | 2 | 2.5 | | | | | | Single | Fast channel (max speed) | 10.2 | 10.5 | - | | | ENOB | Effective number of | | ended | Slow channel (max speed) | 10.2 | 10.5 | - | bits | | ENOB | bits | | Differential | Fast channel (max speed) | 10.6 | 10.7 | - | DILS | | | | | Dillerential | Slow channel (max speed) | 10.6 | 10.7 | - | | | | Cianal to | | Single | Fast channel (max speed) | 63 | 65 | - | | | CINAD | Signal-to-<br>noise and | | ended | Slow channel (max speed) | 63 | 65 | - | | | distortion | | Differential | Fast channel (max speed) | 65 | 66 | - | | | | | ratio | | Dillerential | Slow channel (max speed) | 65 | 66 | - | ٩D | | | | Single | Fast channel (max speed) | 64 | 65 | - | dB | | | CVID | Signal-to- | | | Slow channel (max speed) | 64 | 65 | - | | | SINK | SNR Signal-to-<br>noise ratio | | | Fast channel (max speed) | 66 | 67 | - | | | | | | Differential | Slow channel (max speed) | 66 | 67 | - | | | Sym-<br>bol | Parameter | C | Conditions <sup>(4)</sup> | | | | | | | |-------------|-------------------|------------------------------------------------|---------------------------|--------------------------|---|-----|-----|----|--| | | | ADC clock frequency ≤ | Single | Fast channel (max speed) | - | -71 | -69 | | | | THD | Total<br>harmonic | 26 MHz,<br>1.65 V ≤ V <sub>DDA</sub> = VREF+ ≤ | ended | Slow channel (max speed) | - | -71 | -69 | dB | | | טווו | distortion | 3.6 V, | Differential | Fast channel (max speed) | - | -73 | -72 | uБ | | | | | Voltage scaling Range 2 | Dilletellia | Slow channel (max speed) | - | -73 | -72 | | | - 1. Guaranteed by design. - 2. ADC DC accuracy values are measured after internal calibration. - ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. - 4. The I/O analog switch voltage booster is enable when $V_{DDA}$ < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when $V_{DDA}$ < 2.4 V). It is disable when $V_{DDA} \ge 2.4$ V. No oversampling. Figure 28. ADC accuracy characteristics Figure 29. Typical connection diagram using the ADC - 1. Refer to Table 67: ADC characteristics for the values of $R_{AIN}$ and $C_{ADC}$ . - C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (refer to *Table 61: I/O static characteristics* for the value of the pad capacitance). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced. - 3. Refer to Table 61: I/O static characteristics for the values of Ilkg. ### General PCB design guidelines Power supply decoupling should be performed as shown in *Figure 15: Power supply scheme*. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip. # 6.3.19 Digital-to-Analog converter characteristics Table 73. DAC characteristics<sup>(1)</sup> | Symbol | Parameter | Co | onditions | Min | Тур | Max | Unit | |------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------|------|-----------|----------------------------|------| | $V_{DDA}$ | Analog supply voltage for DAC ON | | ffer OFF (no resistive<br>OUT1 pin or internal | 1.71 | - | 3.6 | | | | | Other modes | | 1.80 | - | | | | V <sub>REF+</sub> | Positive reference voltage | | ffer OFF (no resistive<br>OUT1 pin or internal | 1.71 | - | $V_{DDA}$ | V | | | | Other modes | | 1.80 | - | | | | V <sub>REF-</sub> | Negative reference voltage | - | | | $V_{SSA}$ | | | | $R_{L}$ | Resistive load | DAC output | connected to V <sub>SSA</sub> | 5 | - | - | kΩ | | 11 | Tresistive load | BBN | | 25 | - | - | KSZ | | R <sub>O</sub> | Output Impedance | DAC output bu | DAC output buffer OFF | | 11.7 | 13.8 | kΩ | | Ь | Output impedance sample and hold mode, output | V <sub>DD</sub> = 2.7 V | | - | - | 2 | kΩ | | R <sub>BON</sub> | buffer ON | V <sub>DD</sub> = 2.0 V | | - | - | 3.5 | K12 | | | Output impedance sample | V <sub>DD</sub> = 2.7 V | | - | - | 16.5 | | | R <sub>BOFF</sub> | and hold mode, output buffer OFF | V <sub>DD</sub> = 2.0 V | | - | - | 18.0 | kΩ | | C <sub>L</sub> | | DAC output bu | ffer ON | - | - | 50 | pF | | C <sub>SH</sub> | Capacitive load | Sample and ho | old mode | - | 0.1 | 1 | μF | | V <sub>DAC_OUT</sub> | Voltage on DAC1_OUT1 | DAC output bu | ffer ON | 0.2 | - | V <sub>REF+</sub><br>- 0.2 | V | | | output | DAC output bu | ffer OFF | 0 | - | V <sub>REF+</sub> | | | | Sattling time (full seels; for | | ±0.5 LSB | ı | 1.7 | 3 | | | | Settling time (full scale: for a 12-bit code transition | Normal mode DAC output | ±1 LSB | ı | 1.6 | 2.9 | | | | between the lowest and the highest input codes | buffer ON | ±2 LSB | - | 1.55 | 2.85 | | | t <sub>SETTLING</sub> | when DAC1_OUT1 | CL ≤ 50 pF,<br>RL ≥ 5 kΩ | ±4 LSB | - | 1.48 | 2.8 | μs | | | reaches final value<br>±0.5LSB, ±1 LSB, ±2 LSB, | | ±8 LSB | - | 1.4 | 2.75 | | | | ±4 LSB, ±8 LSB) | | DAC output buffer<br>CL = 10 pF | 1 | 2 | 2.5 | | | , (2) | Wakeup time from off state (setting the ENx bit in the | Normal mode DAC output buffer ON CL $\leq$ 50 pF, RL $\geq$ 5 k $\Omega$ | | 1 | 4.2 | 7.5 | | | <sup>I</sup> WAKEUP <sup>,-)</sup> | DAC Control register) until | | Normal mode DAC output buffer OFF, CL ≤ 10 pF | | 2 | 5 | μs | | PSRR | V <sub>DDA</sub> supply rejection ratio | Normal mode I<br>CL ≤ 50 pF, RL | DAC output buffer ON $= 5 \text{ k}\Omega$ , DC | - | -80 | -28 | dB | Table 73. DAC characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Co | onditions | Min | Тур | Max | Unit | |------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------------------------------------------|----------|------------------------------------|------------------------------------|------| | T <sub>W_to_W</sub> | Minimal time between two consecutive writes into the DAC_DORx register to guarantee a correct DAC1_OUT1 for a small variation of the input code (1 LSB) DAC_MCR:MODEx[2:0] = 000 or 001 DAC_MCR:MODEx[2:0] = 010 or 011 | CL ≤ 50 pF, RL ≥ 5 kΩ<br>CL ≤ 10 pF | | 1<br>1.4 | - | - | μѕ | | | | DAC output buffer ON, C <sub>SH</sub> = 100 nF | | - | 0.7 | 3.5 | ms | | | Sampling time in sample and hold mode (code transition between the | pin connected | DAC output buffer<br>OFF, C <sub>SH</sub> = 100 nF | ı | 10.5 | 18 | 1115 | | <sup>t</sup> SAMP | | | DAC output buffer<br>OFF | - | 2 | 3.5 | μs | | I <sub>leak</sub> | Output leakage current | Sample and ho<br>DAC1_OUT1 p | | - | - | _(3) | nA | | Cl <sub>int</sub> | Internal sample and hold capacitor | | - | 5.2 | 7 | 8.8 | pF | | t <sub>TRIM</sub> | Middle code offset trim time | DAC output bu | ffer ON | 50 | - | - | μs | | V <sub>offset</sub> | Middle code offset for 1 | V <sub>REF+</sub> = 3.6 V | | ı | 1500 | - | μV | | v offset | trim code step | V <sub>REF+</sub> = 1.8 V | | - | 750 | - | μν | | | | DAC output | No load, middle code (0x800) | ı | 315 | 500 | | | | | buffer ON | No load, worst code (0xF1C) | - | 450 | 670 | | | I <sub>DDA</sub> (DAC) | DAC consumption from V <sub>DDA</sub> | DAC output<br>buffer OFF | No load, middle code (0x800) | - | - | 0.2 | μΑ | | | | Sample and ho | Sample and hold mode, $C_{SH} =$ | | 315 x<br>Ton/(Ton<br>+Toff)<br>(4) | 670 x<br>Ton/(Ton<br>+Toff)<br>(4) | | | Symbol | Parameter | Co | onditions | Min | Тур | Max | Unit | |------------------------|----------------------------------------|-----------------------------------------|------------------------------------------------------------------------|-----|-----------------------------------------------|------------------------------------|------| | | | DAC output | No load, middle code (0x800) | - | 185 | 240 | | | | | buffer ON | No load, worst code (0xF1C) | - | 340 | 400 | | | | | DAC output buffer OFF | No load, middle code (0x800) | - | 155 | 205 | | | I <sub>DDV</sub> (DAC) | DAC consumption from V <sub>REF+</sub> | Sample and ho C <sub>SH</sub> = 100 nF, | old mode, buffer ON,<br>worst case | - | 185 <sub>x</sub><br>Ton/(Ton<br>+Toff)<br>(4) | 400 x<br>Ton/(Ton<br>+Toff)<br>(4) | μА | | | | • | Sample and hold mode, buffer OFF, C <sub>SH</sub> = 100 nF, worst case | | 155 x<br>Ton/(Ton<br>+Toff)<br>(4) | 205 x<br>Ton/(Ton<br>+Toff)<br>(4) | | Table 73. DAC characteristics<sup>(1)</sup> (continued) - 1. Guaranteed by design. - 2. In buffered mode, the output can overshoot above the final value for low input code (starting from min value). - 3. Refer to Table 61: I/O static characteristics. - 4. Ton is the Refresh phase duration. Toff is the Hold phase duration. Refer to RM0394 reference manual for more details. Buffered/non-buffered DAC Buffer (1) 12-bit digital to analog converter Alignment of the buffered of thorseless of the buffered data. Buffer (1) DACX\_OUT RLOAD CLOAD ai17157d Figure 30. 12-bit buffered / non-buffered DAC The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register. Table 74. DAC accuracy<sup>(1)</sup> | Symbol | Parameter | Conditio | ns | Min | Тур | Max | Unit | |-----------|-----------------------------------------------------------------|------------------------------------------------------------------|---------------------------|-----|-----------|------|------| | DAII | Differential non | DAC output buffer ON | | - | - | ±2 | | | DNL | linearity (2) | DAC output buffer OFF | | - | - | ±2 | | | - | monotonicity | 10 bits | | 9 | guarantee | d | | | INL | Integral non | DAC output buffer ON CL ≤ 50 pF, RL ≥ 5 kΩ | | - | - | ±4 | | | INL | linearity <sup>(3)</sup> | DAC output buffer OFF<br>CL ≤ 50 pF, no RL | | - | - | ±4 | | | | | DAC output buffer ON | V <sub>REF+</sub> = 3.6 V | - | - | ±12 | LOD | | Offset | Offset error at code 0x800 <sup>(3)</sup> | CL ≤ 50 pF, RL ≥ 5 kΩ | V <sub>REF+</sub> = 1.8 V | - | - | ±25 | LSB | | | | DAC output buffer OFF<br>CL ≤ 50 pF, no RL | | - | - | ±8 | | | Offset1 | Offset error at code 0x001 <sup>(4)</sup> | DAC output buffer OFF<br>CL ≤ 50 pF, no RL | _ | - | - | ±5 | | | OffsetCal | Offset Error at code 0x800 | DAC output buffer ON | V <sub>REF+</sub> = 3.6 V | - | - | ±5 | | | OlisetGal | after calibration | CL ≤ 50 pF, RL ≥ 5 kΩ | V <sub>REF+</sub> = 1.8 V | - | - | ±7 | | | Coin | Gain error <sup>(5)</sup> | DAC output buffer ON CL ≤ 50 pF, RL ≥ 5 kΩ | | - | - | ±0.5 | % | | Gain | Gain enois? | DAC output buffer OFF CL ≤ 50 pF, no RL | | - | - | ±0.5 | 70 | | TUE | Total | DAC output buffer ON CL ≤ 50 pF, RL ≥ 5 kΩ | | - | - | ±30 | LSB | | TOE | unadjusted<br>error | DAC output buffer OFF<br>CL ≤ 50 pF, no RL | | - | - | ±12 | LOD | | TUECal | Total<br>unadjusted<br>error after<br>calibration | DAC output buffer ON CL ≤ 50 pF, RL ≥ 5 kΩ | | - | - | ±23 | LSB | | SNR | Signal-to-noise | DAC output buffer ON CL ≤ 50 pF, RL ≥ 5 kΩ 1 kHz, BW 500 kHz | | - | 71.2 | - | dВ | | SINK | ratio DAC output buffer OFF CL ≤ 50 pF, no RL, 1 kHz BW 500 kHz | | | - | 71.6 | - | dB | | THD | Total harmonic | DAC output buffer ON CL $\leq$ 50 pF, RL $\geq$ 5 k $\Omega$ , 1 | kHz | - | -78 | - | dB | | וחט | distortion | DAC output buffer OFF<br>CL ≤ 50 pF, no RL, 1 kHz | | - | -79 | - | uΔ | Table 74. DAC accuracy<sup>(1)</sup> (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |--------|--------------------------------------|----------------------------------------------------------------------|-----|------|-----|------|--| | SINAD | Signal-to-noise and distortion ratio | DAC output buffer ON CL $\leq$ 50 pF, RL $\geq$ 5 k $\Omega$ , 1 kHz | - | 70.4 | - | dB | | | | | DAC output buffer OFF<br>CL ≤ 50 pF, no RL, 1 kHz | - | 71 | - | ив | | | ENOB | Effective number of bits | DAC output buffer ON CL $\leq$ 50 pF, RL $\geq$ 5 k $\Omega$ , 1 kHz | - | 11.4 | - | bits | | | | | DAC output buffer OFF<br>CL ≤ 50 pF, no RL, 1 kHz | - | 11.5 | - | DILS | | - 1. Guaranteed by design. - 2. Difference between two consecutive codes 1 LSB. - 3. Difference between measured value at Code i and the value at Code i on a line drawn between Code 0 and last Code 4095. - 4. Difference between the value measured at Code (0x001) and the ideal value. - Difference between ideal slope of the transfer function and measured slope computed from code 0x000 and 0xFFF when buffer is OFF, and from code giving 0.2 V and (V<sub>REF+</sub> – 0.2) V when buffer is ON. # 6.3.20 Voltage reference buffer characteristics Table 75. VREFBUF characteristics<sup>(1)</sup> | Symbol | Parameter | Condition | ons | Min | Тур | Max | Unit | | |-----------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------|----------------------------|-------|-----------------------------------------|---------|--------| | | | Normal made | V <sub>RS</sub> = 0 | 2.4 | - | 3.6 | | | | | Analog supply | Normal mode | V <sub>RS</sub> = 1 | 2.8 | - | 3.6 | | | | $V_{DDA}$ | voltage | Degraded mode <sup>(2)</sup> | V <sub>RS</sub> = 0 | 1.65 | - | 2.4 | | | | | | Degraded mode(=) | V <sub>RS</sub> = 1 | 1.65 | - | 2.8 | V | | | | | Normal made | V <sub>RS</sub> = 0 | 2.046 <sup>(3)</sup> | 2.048 | 2.049 <sup>(3)</sup> | V | | | V <sub>REFBUF</sub> _ | Voltage reference | Normal mode | V <sub>RS</sub> = 1 | 2.498 <sup>(3)</sup> | 2.5 | 2.502 <sup>(3)</sup> | | | | OUT | output | Degraded mode <sup>(2)</sup> | V <sub>RS</sub> = 0 | V <sub>DDA</sub> -150 mV | - | $V_{DDA}$ | | | | | | Degraded mode( ) | V <sub>RS</sub> = 1 | V <sub>DDA</sub> -150 mV | - | $V_{DDA}$ | | | | TRIM | Trim step resolution | - | - | - | ±0.05 | ±0.1 | % | | | CL | Load capacitor | - | - | 0.5 | 1 | 1.5 | μF | | | esr | Equivalent<br>Serial Resistor<br>of Cload | - | - | - | - | 2 | Ω | | | I <sub>load</sub> | Static load current | - | - | - | - | 4 | mA | | | | I <sub>line_reg</sub> Line regulation | Line regulation | 201/61/ 6261/ | I <sub>load</sub> = 500 μA | - | 200 | 1000 | nnm/\/ | | 'line_reg | | 2.6 V \( \times \text{V}_{\text{DDA}} \( \times \text{3.0 V} \) | I <sub>load</sub> = 4 mA | - | 100 | 500 | ppm/V | | | I <sub>load_reg</sub> | Load regulation | 500 μA ≤ I <sub>load</sub> ≤4 mA | Normal mode | - | 50 | 500 | ppm/mA | | | т. | Temperature | -40 °C < T <sub>J</sub> < +125 °C | | - | - | T <sub>coeff</sub> _<br>vrefint + | ppm/ °C | | | T <sub>Coeff</sub> | coefficient | 0 °C < T <sub>J</sub> < +50 °C | | - | - | T <sub>coeff</sub> _<br>vrefint +<br>50 | ррпі С | | | PSRR | Power supply | DC | | 40 | 60 | - | dB | | | FORK | rejection | 100 kHz | | 25 | 40 | - | uБ | | | | | $CL = 0.5 \mu F^{(4)}$ | | - | 300 | 350 | | | | t <sub>START</sub> | Start-up time | CL = 1.1 µF <sup>(4)</sup> | | - | 500 | 650 | μs | | | | | CL = 1.5 µF <sup>(4)</sup> | | - | 650 | 800 | | | | I <sub>INRUSH</sub> | Control of<br>maximum DC<br>current drive<br>on VREFBUF_<br>OUT during<br>start-up phase<br>(5) | - | - | - | 8 | - | mA | | # Table 75. VREFBUF characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------|--------------------------|----------------------------|-----|-----|-----|------| | I <sub>DDA</sub> (VREF<br>BUF) VREFBUF<br>consumption<br>from V <sub>DDA</sub> | I <sub>load</sub> = 0 μA | - | 16 | 25 | | | | | consumption | I <sub>load</sub> = 500 μA | - | 18 | 30 | μΑ | | | from V <sub>DDA</sub> | I <sub>load</sub> = 4 mA | - | 35 | 50 | | - 1. Guaranteed by design, unless otherwise specified. - 2. In degraded mode, the voltage reference buffer can not maintain accurately the output voltage which will follow (V<sub>DDA</sub> drop voltage). - 3. Guaranteed by test in production. - 4. The capacitive load must include a 100 nF capacitor in order to cut-off the high frequency noise. - To correctly control the VREFBUF inrush current during start-up phase and scaling change, the V<sub>DDA</sub> voltage should be in the range [2.4 V to 3.6 V] and [2.8 V to 3.6 V] respectively for V<sub>RS</sub> = 0 and V<sub>RS</sub> = 1. # 6.3.21 Comparator characteristics Table 76. COMP characteristics<sup>(1)</sup> | Symbol | Parameter | Co | onditions | Min | Тур | Max | Unit | |---------------------------------------|--------------------------------|------------------------|--------------------------|------|---------------------|-----------|------| | V <sub>DDA</sub> | Analog supply voltage | | - | 1.62 | - | 3.6 | | | V <sub>IN</sub> | Comparator input voltage range | | - | 0 | - | $V_{DDA}$ | V | | V <sub>BG</sub> <sup>(2)</sup> | Scaler input voltage | | - | | V <sub>REFINT</sub> | - | | | V <sub>SC</sub> | Scaler offset voltage | | - | - | ±5 | ±10 | mV | | L (CCALED) | Scaler static consumption | BRG_EN=0 (bi | ridge disable) | - | 200 | 300 | nA | | I <sub>DDA</sub> (SCALER) | from V <sub>DDA</sub> | BRG_EN=1 (bi | ridge enable) | - | 0.8 | 1 | μΑ | | t <sub>START_SCALER</sub> | Scaler startup time | | - | - | 100 | 200 | μs | | | | High-speed | V <sub>DDA</sub> ≥ 2.7 V | - | - | 5 | | | | Comparator startup time to | mode | V <sub>DDA</sub> < 2.7 V | - | - | 7 | μs | | t <sub>START</sub> | reach propagation delay | Medium mode | V <sub>DDA</sub> ≥ 2.7 V | - | - | 15 | | | | specification | iviedium mode | V <sub>DDA</sub> < 2.7 V | - | - | 25 | | | | | Ultra-low-powe | Ultra-low-power mode | | - | 40 | | | | | High-speed | V <sub>DDA</sub> ≥ 2.7 V | - | 55 | 80 | ns | | t <sub>D</sub> <sup>(3)</sup> | Propagation delay with | mode | V <sub>DDA</sub> < 2.7 V | - | 65 | 100 | | | LD(°) | 100 mV overdrive | Medium mode | | - | 0.55 | 0.9 | | | | | Ultra-low-powe | er mode | - | 4 | 7 | μs | | V <sub>offset</sub> | Comparator offset error | Full common mode range | - | - | ±5 | ±20 | mV | | | | No hysteresis | | - | 0 | - | mV | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Campagatas hyatagas:- | Low hysteresis | | - | 8 | - | | | $V_{hys}$ | Comparator hysteresis | Medium hysteresis | | - | 15 | - | | | | | High hysteresis | High hysteresis | | 27 | - | | Table 76. COMP characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Co | onditions | Min | Тур | Max | Unit | |-------------------------|----------------------------------------------|--------------------------|---------------------------------------------------|-----|------|------|-----------| | | | | Static | - | 400 | 600 | | | I <sub>DDA</sub> (COMP) | | Ultra-low-<br>power mode | With 50 kHz<br>±100 mV overdrive<br>square signal | - | 1200 | 1 | nA | | | Comparator consumption from V <sub>DDA</sub> | Wedidin mode | Static | - | 5 | 7 | -<br>- μΑ | | | | | With 50 kHz<br>±100 mV overdrive<br>square signal | - | 6 | - | | | | | | Static | - | 70 | 100 | μΑ | | | | High-speed mode | With 50 kHz<br>±100 mV overdrive<br>square signal | ı | 75 | ı | | | l <sub>bias</sub> | Comparator input bias current | - | | - | - | _(4) | nA | - 1. Guaranteed by design, unless otherwise specified. - 2. Refer to Table 26: Embedded internal voltage reference. - 3. Guaranteed by characterization results. - 4. Mostly I/O leakage when used in analog mode. Refer to I<sub>lkg</sub> parameter in Table 61: I/O static characteristics. # 6.3.22 Operational amplifiers characteristics Table 77. OPAMP characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |------------------------------|----------------------------------------------------------------------------------|---------------------------|-----|-----|-----------|-------|--| | V <sub>DDA</sub> | Analog supply voltage <sup>(2)</sup> | - | 1.8 | - | 3.6 | V | | | CMIR | Common mode input range | - | 0 | - | $V_{DDA}$ | V | | | VI <sub>OFFSET</sub> | Input offset | 25 °C, No Load on output. | - | - | ±1.5 | mV | | | | voltage | All voltage/Temp. | - | - | ±3 | IIIV | | | A\/I | Input offset | Normal mode | - | ±5 | - | μV/°C | | | ΔVI <sub>OFFSET</sub> | voltage drift | Low-power mode | - | ±10 | - | | | | TRIMOFFSETP<br>TRIMLPOFFSETP | Offset trim step<br>at low common<br>input voltage<br>(0.1 x V <sub>DDA</sub> ) | - | - | 0.8 | 1.1 | mV | | | TRIMOFFSETN<br>TRIMLPOFFSETN | Offset trim step<br>at high common<br>input voltage<br>(0.9 x V <sub>DDA</sub> ) | - | - | 1 | 1.35 | IIIV | | Table 77. OPAMP characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Cor | nditions | Min | Тур | Max | Unit | |-----------------------------------|---------------------------------------------|----------------|-------------------------------------------------------------------------------|---------------------------|------|------|--------| | | Di | Normal mode | V > 0.V | - | - | 500 | | | $I_{LOAD}$ | Drive current | Low-power mode | V <sub>DDA</sub> ≥ 2 V | - | - | 100 | | | | Drive current in | Normal mode | V > 0.V | - | - | 450 | μA | | I <sub>LOAD_PGA</sub> | PGA mode | Low-power mode | V <sub>DDA</sub> ≥ 2 V | - | - | 50 | | | $R_LOAD$ | Resistive load (connected to | Normal mode | - V <sub>DDA</sub> < 2 V | 4 | ı | - | | | NLOAD | VSSA or to<br>VDDA) | Low-power mode | VDDA < 2 V | 20 | - | - | kΩ | | D | Resistive load in PGA mode | Normal mode | V - 22V | 4.5 | - | - | KL2 | | R <sub>LOAD_PGA</sub> | (connected to VSSA or to V <sub>DDA</sub> ) | Low-power mode | V <sub>DDA</sub> < 2 V | 40 | - | - | | | C <sub>LOAD</sub> | Capacitive load | - | | - | - | 50 | pF | | CMRR | Common mode | Normal mode | ormal mode | | -85 | - | dB | | CIVIRR | rejection ratio | Low-power mode | | - | -90 | - | uB | | PSRR | Power supply rejection ratio | Normal mode | $C_{LOAD} \le 50 \text{ pf},$<br>$R_{LOAD} \ge 4 \text{ k}\Omega \text{ DC}$ | 70 | 85 | - | dB | | FSKK | | Low-power mode | $C_{LOAD} \le 50 \text{ pf},$<br>$R_{LOAD} \ge 20 \text{ k}\Omega \text{ DC}$ | 72 | 90 | - | ив | | | | Normal mode | $V_{DDA} \ge 2.4 \text{ V}$ $(OPA\_RANGE = 1)$ $V_{DDA} < 2.4 \text{ V}$ | 550 | 1600 | 2200 | - kHz | | GBW | Gain Bandwidth | Low-power mode | | 100 | 420 | 600 | | | GBVV | Product | Normal mode | | 250 | 700 | 950 | | | | | Low-power mode | (OPA_RANGE = 0) | 40 | 180 | 280 | | | | Slew rate | Normal mode | V >24V | - | 700 | - | | | SR <sup>(3)</sup> | (from 10 and | Low-power mode | V <sub>DDA</sub> ≥ 2.4 V | - | 180 | - | V/ms | | SK** | 90% of output voltage) | Normal mode | V -24V | - | 300 | - | V/IIIS | | | voitage) | Low-power mode | V <sub>DDA</sub> < 2.4 V | - | 80 | - | | | AO | Onen leen gein | Normal mode | • | 55 | 110 | - | ٩D | | AU | Open loop gain | Low-power mode | | 45 | 110 | - | dB | | V <sub>OHSAT</sub> <sup>(3)</sup> | High saturation | Normal mode | I <sub>load</sub> = max or R <sub>load</sub> = | V <sub>DDA</sub> -<br>100 | - | - | | | VOHSAT | voltage | Low-power mode | min Input at V <sub>DDA</sub> . | V <sub>DDA</sub> -<br>50 | - | - | mV | | V <sub>OLSAT</sub> <sup>(3)</sup> | Low saturation | Normal mode | I <sub>load</sub> = max or R <sub>load</sub> = | - | - | 100 | | | * OLSAI | voltage | Low-power mode | min Input at 0. | - | - | 50 | | | <u> </u> | Phase margin | Normal mode | | - | 74 | - | 0 | | $\Phi_{m}$ | Phase margin — | Low-power mode | | - | 66 | | | Table 77. OPAMP characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Con | ditions | Min | Тур | Max | Unit | |-------------------------|----------------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------|-----|------------|------|-------| | 014 | 0.1. | Normal mode | | - | 13 | - | ı. | | GM | Gain margin | Low-power mode | | - | 20 | - | dB | | | Wake up time from OFF state. | Normal mode | $C_{LOAD} \le 50 \text{ pf},$ $R_{LOAD} \ge 4 \text{ k}\Omega$ follower configuration | - | 5 | 10 | | | t <sub>WAKEUP</sub> | | Low-power mode | $C_{LOAD} \le 50 \text{ pf},$ $R_{LOAD} \ge 20 \text{ k}\Omega$ follower configuration | - | 10 | 30 | μs | | l <sub>bias</sub> | OPAMP input bias current | General purpose in | General purpose input | | - | _(4) | nA | | | | | | - | 2 | - | | | PGA gain <sup>(3)</sup> | Non inverting gain value | - | | - | 4 | - | - | | PGA gain 7 | | | | - | 8 | - | | | | | | | | 16 | - | | | | | PGA Gain = 2 | | - | 80/80 | - | | | | R2/R1 internal<br>resistance<br>values in PGA<br>mode <sup>(5)</sup> | PGA Gain = 4 | | - | 120/<br>40 | - | | | R <sub>network</sub> | | PGA Gain = 8 | | - | 140/<br>20 | - | kΩ/kΩ | | | | PGA Gain = 16 | | - | 150/<br>10 | - | | | Delta R | Resistance<br>variation (R1 or<br>R2) | | - | -15 | - | 15 | % | | PGA gain error | PGA gain error | | - | -1 | - | 1 | % | | | | Gain = 2 | - | - | GBW/<br>2 | - | | | DCV DW | PGA bandwidth | Gain = 4 | - | - | GBW/<br>4 | - | MHz | | PGA BW | for different non inverting gain | Gain = 8 | - | - | GBW/<br>8 | - | IVI™Z | | | | Gain = 16 | - | - | GBW/<br>16 | - | | | Symbol | Parameter | Con | ditions | Min | Тур | Max | Unit | |-----------------------------------------|-----------------------------------|------------------------------------------------------|------------------------------------|-----|-----|-----|-----------| | | Voltage noise<br>density | Normal mode | at 1 kHz, Output loaded with 4 kΩ | - | 500 | - | | | | | Low-power mode | at 1 kHz, Output loaded with 20 kΩ | - | 600 | - | nV/√Hz | | en | | Normal mode | at 10 kHz, Output loaded with 4 kΩ | - | 180 | - | 1107 1112 | | | | Low-power mode at 10 kHz, Output loaded with 20 kΩ - | 290 | - | | | | | (0.5445)(3) | OPAMP | Normal mode | no Load, guiescent | - | 120 | 260 | | | I <sub>DDA</sub> (OPAMP) <sup>(3)</sup> | consumption from V <sub>DDA</sub> | Low-power mode | mode | - | 45 | 100 | μA | Table 77. OPAMP characteristics<sup>(1)</sup> (continued) - 1. Guaranteed by design, unless otherwise specified. - 2. The temperature range is limited to 0 °C-125 °C when $V_{DDA}$ is below 2 V - 3. Guaranteed by characterization results. - 4. Mostly I/O leakage, when used in analog mode. Refer to I<sub>lkg</sub> parameter in *Table 61: I/O static characteristics*. - R2 is the internal resistance between OPAMP output and OPAMP inverting input. R1 is the internal resistance between OPAMP inverting input and ground. The PGA gain =1+R2/R1 ### 6.3.23 Temperature sensor characteristics Table 78. TS characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |-----------------------------------------------|---------------------------------------------------------------------|-------|------|-------|-------| | $T_L^{(1)}$ | V <sub>TS</sub> linearity with temperature | - | ±1 | ±2 | °C | | Avg_Slope <sup>(2)</sup> | Average slope | 2.3 | 2.5 | 2.7 | mV/°C | | V <sub>30</sub> | Voltage at 30°C (±5 °C) <sup>(3)</sup> | 0.742 | 0.76 | 0.785 | V | | t <sub>START</sub><br>(TS_BUF) <sup>(1)</sup> | Sensor Buffer Start-up time in continuous mode <sup>(4)</sup> | - | 8 | 15 | μs | | t <sub>START</sub> (1) | Start-up time when entering in continuous mode <sup>(4)</sup> | - | 70 | 120 | μs | | t <sub>S_temp</sub> <sup>(1)</sup> | ADC sampling time when reading the temperature | 5 | - | - | μs | | I <sub>DD</sub> (TS) <sup>(1)</sup> | Temperature sensor consumption from $V_{DD}$ , when selected by ADC | - | 4.7 | 7 | μΑ | - 1. Guaranteed by design. - 2. Guaranteed by characterization results. - Measured at V<sub>DDA</sub> = 3.0 V ±10 mV. The V<sub>30</sub> ADC conversion result is stored in the TS\_CAL1 byte. Refer to Table 8: Temperature sensor calibration values. - 4. Continuous mode means Run/Sleep modes, or temperature sensor enable in Low-power run/Low-power sleep modes. # 6.3.24 V<sub>BAT</sub> monitoring characteristics Table 79. V<sub>BAT</sub> monitoring characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------------------|-----------------------------------------|-----|-----|-----|------| | R | Resistor bridge for V <sub>BAT</sub> | - | 39 | - | kΩ | | Q | Ratio on V <sub>BAT</sub> measurement | - | 3 | - | - | | Er <sup>(1)</sup> | Error on Q | -10 | - | 10 | % | | t <sub>S_vbat</sub> <sup>(1)</sup> | ADC sampling time when reading the VBAT | 12 | - | - | μs | <sup>1.</sup> Guaranteed by design. Table 80. V<sub>BAT</sub> charging characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|-------------------|------------|-----|-----|-----|------| | R <sub>BC</sub> | Battery | VBRS = 0 | - | 5 | - | | | | charging resistor | VBRS = 1 | - | 1.5 | - | kΩ | ### 6.3.25 Timer characteristics The parameters given in the following tables are guaranteed by design. Refer to *Section 6.3.14: I/O port characteristics* for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). Table 81. TIMx<sup>(1)</sup> characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------|-------------------------|-------------------------------|--------|-------------------------|----------------------| | + | Timer resolution time | - | 1 | - | t <sub>TIMxCLK</sub> | | t <sub>res(TIM)</sub> | Timer resolution time | f <sub>TIMxCLK</sub> = 80 MHz | 12.5 | - | ns | | f | Timer external clock | - | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | f <sub>EXT</sub> | frequency on CH1 to CH4 | f <sub>TIMxCLK</sub> = 80 MHz | 0 | 40 | MHz | | Res <sub>TIM</sub> | Timer resolution | TIMx (except<br>TIM2) | - | 16 | bit | | | | TIM2 | - | 32 | | | + | 16-bit counter clock | - | 1 | 65536 | t <sub>TIMxCLK</sub> | | <sup>t</sup> COUNTER | period | f <sub>TIMxCLK</sub> = 80 MHz | 0.0125 | 819.2 | μs | | t | Maximum possible count | - | - | 65536 × 65536 | t <sub>TIMxCLK</sub> | | t <sub>MAX_COUNT</sub> | with 32-bit counter | f <sub>TIMxCLK</sub> = 80 MHz | - | 53.68 | s | <sup>1.</sup> TIMx is used as a general term in which x stands for 1,2,3,4,5,6,7,8,15,16 or 17. | Prescaler divider | PR[2:0] bits | Min timeout RL[11:0]=<br>0x000 | Max timeout RL[11:0]=<br>0xFFF | Unit | |-------------------|--------------|--------------------------------|--------------------------------|------| | /4 | 0 | 0.125 | 512 | | | /8 | 1 | 0.250 | 1024 | | | /16 | 2 | 0.500 | 2048 | | | /32 | 3 | 1.0 | 4096 | ms | | /64 | 4 | 2.0 | 8192 | | | /128 | 5 | 4.0 | 16384 | | | /256 | 6 or 7 | 8.0 | 32768 | | Table 82. IWDG min/max timeout period at 32 kHz (LSI)<sup>(1)</sup> The exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty. | iable set title stimmar immediat value at set imme (i. selit) | | | | | | | |---------------------------------------------------------------|-------|-------------------|-------------------|------|--|--| | Prescaler | WDGTB | Min timeout value | Max timeout value | Unit | | | | 1 | 0 | 0.0512 | 3.2768 | | | | | 2 | 1 | 0.1024 | 6.5536 | me | | | | 4 | 2 | 0.2048 | 13.1072 | ms | | | | 8 | 3 | 0.4096 | 26.2144 | | | | Table 83. WWDG min/max timeout value at 80 MHz (PCLK) #### 6.3.26 Communication interfaces characteristics ## I<sup>2</sup>C interface characteristics The I2C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual rev. 03 for: - Standard-mode (Sm): with a bit rate up to 100 kbit/s - Fast-mode (Fm): with a bit rate up to 400 kbit/s - Fast-mode Plus (Fm+): with a bit rate up to 1 Mbit/s. The I2C timings requirements are guaranteed by design when the I2C peripheral is properly configured (refer to RM0394 reference manual). The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and $V_{\rm DDIOx}$ is disabled, but is still present. Only FT\_f I/O pins support Fm+ low level output current maximum requirement. Refer to Section 6.3.14: I/O port characteristics for the I2C I/Os characteristics. All I2C SDA and SCL I/Os embed an analog filter. Refer to the table below for the analog filter characteristics: Table 84. I2C analog filter characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-----------------|------------------------------------------------------------------------|-------------------|--------------------|------| | t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 260 <sup>(3)</sup> | ns | - 1. Guaranteed by design. - 2. Spikes with widths below $t_{\mbox{\scriptsize AF}(\mbox{\scriptsize min})}$ are filtered. - 3. Spikes with widths above $t_{\mbox{\scriptsize AF}(\mbox{\scriptsize max})}$ are not filtered #### **SPI** characteristics Unless otherwise specified, the parameters given in *Table 85* for SPI are derived from tests performed under the ambient temperature, f<sub>PCLKx</sub> frequency and supply voltage conditions summarized in *Table 23: General operating conditions*. - Output speed is set to OSPEEDRy[1:0] = 11 - Capacitive load C = 30 pF - Measurement points are done at CMOS levels: 0.5 x V<sub>DD</sub> Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI). Table 85. SPI characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------|----------------------------------|-------------------|----------------------|------| | | | Master mode receiver/full duplex 2.7 < V <sub>DD</sub> < 3.6 V Voltage Range 1 | | | 40 | | | | | Master mode receiver/full duplex<br>1.71 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1 | | | 16 | | | ٠ | | Master mode transmitter<br>1.71 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1 | | | 40 | | | f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub> | SPI clock frequency | Slave mode receiver<br>1.71 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1 | - | - | 40 | MHz | | | | Slave mode transmitter/full duplex<br>2.7 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1 | | | 37 <sup>(2)</sup> | | | | | Slave mode transmitter/full duplex<br>1.71 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1 | | | 20 <sup>(2)</sup> | | | | | Voltage Range 2 | | | 13 | | | t <sub>su(NSS)</sub> | NSS setup time | Slave mode, SPI prescaler = 2 | 4 <sub>x</sub> T <sub>PCLK</sub> | - | - | ns | | t <sub>h(NSS)</sub> | NSS hold time | Slave mode, SPI prescaler = 2 | 2 <sub>x</sub> T <sub>PCLK</sub> | ı | - | ns | | $\begin{matrix} t_{w(\text{SCKH})} \\ t_{w(\text{SCKL})} \end{matrix}$ | SCK high and low time | Master mode | T <sub>PCLK</sub> -2 | T <sub>PCLK</sub> | T <sub>PCLK</sub> +2 | ns | | t <sub>su(MI)</sub> | Data input setup time | Master mode | 4 | - | - | ns | | t <sub>su(SI)</sub> | Data input setup time | Slave mode | 1.5 | - | - | 113 | | t <sub>h(MI)</sub> | Data input hold time | Master mode | 6.5 | ı | - | ns | | t <sub>h(SI)</sub> | Data input noid time | Slave mode | 1.5 | ı | - | 113 | | t <sub>a(SO)</sub> | Data output access time | Slave mode | 9 | - | 36 | ns | | t <sub>dis(SO)</sub> | Data output disable time | Slave mode | 9 | - | 16 | ns | | Table 85. SPI ch | aracteristics <sup>(1)</sup> | (continued) | |------------------|------------------------------|-------------| |------------------|------------------------------|-------------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|-------------------------------------------|--------------------------------------------------------------|-----|------|------|------| | | | Slave mode 2.7 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1 | - | 12.5 | 13.5 | | | t <sub>v(SO)</sub> | t <sub>v(SO)</sub> Data output valid time | Slave mode 1.71 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1 | - | 12.5 | 24 | ns | | | | Slave mode 1.71 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 2 | - | 12.5 | 33 | | | t <sub>v(MO)</sub> | | Master mode | - | 4.5 | 6 | | | t <sub>h(SO)</sub> | Data output hold time | Slave mode | 7 | - | - | ns | | t <sub>h(MO)</sub> | Data output hold time | Master mode | 0 | - | - | 113 | <sup>1.</sup> Guaranteed by characterization results. Figure 31. SPI timing diagram - slave mode and CPHA = 0 Maximum frequency in Slave transmitter mode is determined by the sum of t<sub>v(SO)</sub> and t<sub>su(MI)</sub> which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having t<sub>su(MI)</sub> = 0 while Duty(SCK) = 50 %. Figure 32. SPI timing diagram - slave mode and CPHA = 1 1. Measurement points are done at CMOS levels: 0.3 $\rm V_{DD}$ and 0.7 $\rm V_{DD}$ . Figure 33. SPI timing diagram - master mode 1. Measurement points are done at CMOS levels: 0.3 $\rm V_{DD}$ and 0.7 $\rm V_{DD}$ #### **Quad SPI characteristics** Unless otherwise specified, the parameters given in *Table 86* and *Table 87* for Quad SPI are derived from tests performed under the ambient temperature, f<sub>AHB</sub> frequency and V<sub>DD</sub> supply voltage conditions summarized in *Table 23: General operating conditions*, with the following configuration: - Output speed is set to OSPEEDRy[1:0] = 11 - Capacitive load C = 15 or 20 pF - Measurement points are done at CMOS levels: 0.5 x V<sub>DD</sub> Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics. Table 86. Quad SPI characteristics in SDR mode<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|--------------------------------------------|------------------------------------------------------------------------------|------------------------|-----|------------------------|---------| | | | 1.71 < V <sub>DD</sub> < 3.6 V, C <sub>LOAD</sub> = 20 pF<br>Voltage Range 1 | - | - | 40 | | | F <sub>CK</sub> | Ouad SPI clock fraguency | 1.71 < V <sub>DD</sub> < 3.6 V, C <sub>LOAD</sub> = 15 pF<br>Voltage Range 1 | - | - | 48 | MHz | | 1/t <sub>(CK)</sub> | | 2.7 < V <sub>DD</sub> < 3.6 V, C <sub>LOAD</sub> = 15 pF<br>Voltage Range 1 | - | - | 60 | IVII IZ | | | | 1.71 < V <sub>DD</sub> < 3.6 V C <sub>LOAD</sub> = 20 pF<br>Voltage Range 2 | - | - | 26 | | | t <sub>w(CKH)</sub> | Quad SPI clock high and | f <sub>AHBCLK</sub> = 48 MHz, presc=0 | t <sub>(CK)</sub> /2-2 | - | t <sub>(CK)</sub> /2 | | | t <sub>w(CKL)</sub> | low time | IAHBCLK- 40 MI 12, presc-0 | t <sub>(CK)</sub> /2 | - | t <sub>(CK)</sub> /2+2 | | | <b>+</b> | Data input setup time | Voltage Range 1 | 2 | - | - | | | t <sub>s(IN)</sub> | Data input setup time | Voltage Range 2 | 3.5 | - | - | | | t | Data input hold time | Voltage Range 1 | 5 | - | - | ns | | t <sub>h(IN)</sub> | Data input floid time | Voltage Range 2 | 6.5 | - | - | 115 | | + | Data output valid time | Voltage Range 1 | - | 1 | 5 | | | v(OUT) | t <sub>v(OUT)</sub> Data output valid time | Voltage Range 2 | - | 3 | 5 | | | + | Data output hold time | Voltage Range 1 | 0 | - | - | | | t <sub>h(OUT)</sub> | Data output hold time | Voltage Range 2 | 0 | - | - | | <sup>1.</sup> Guaranteed by characterization results. Table 87. QUADSPI characteristics in DDR mode<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|---------------------------------------|-------------------------------------------------------------------------------|------------------------|-----|------------------------|-------| | | | $1.71 < V_{DD} < 3.6 \text{ V, } C_{LOAD} = 20 \text{ pF}$<br>Voltage Range 1 | - | - | 40 | | | F <sub>CK</sub> | Quad SPI clock | 2 < V <sub>DD</sub> < 3.6 V, C <sub>LOAD</sub> = 20 pF<br>Voltage Range 1 | - | - | 48 | MHz | | 1/t <sub>(CK)</sub> | frequency | 1.71 < V <sub>DD</sub> < 3.6 V, C <sub>LOAD</sub> = 15 pF<br>Voltage Range 1 | - | - | 48 | IVITZ | | | | 1.71 < V <sub>DD</sub> < 3.6 V C <sub>LOAD</sub> = 20 pF<br>Voltage Range 2 | - | - | 26 | | | t <sub>w(CKH)</sub> | Quad SPI clock high | f <sub>AHBCLK</sub> = 48 MHz, presc=0 | t <sub>(CK)</sub> /2-2 | - | t <sub>(CK)</sub> /2 | | | t <sub>w(CKL)</sub> | and low time | IAHBCLK - 40 WII 12, presc-0 | t <sub>(CK)</sub> /2 | - | t <sub>(CK)</sub> /2+2 | | | | Data input setup time | Voltage Range 1 | 1 | | | | | t <sub>sr(IN)</sub> | on rising edge | Voltage Range 2 | 3.5 | _ | - | | | | Data input setup time on falling edge | Voltage Range 1 | 1 | | | | | t <sub>sf(IN)</sub> | | Voltage Range 2 | 1.5 | | - | | | | Data input hold time | Voltage Range 1 | 6 | | | | | t <sub>hr(IN)</sub> | on rising edge | Voltage Range 2 | 6.5 | - | - | | | | Data input hold time | Voltage Range 1 | 5.5 | | | | | t <sub>hf(IN)</sub> | on falling edge | Voltage Range 2 | 5.5 | - | - | ns | | 1 | Data output valid time | Voltage Range 1 | | 5 | 5.5 | | | t <sub>vr(OUT)</sub> | on rising edge | Voltage Range 2 | - | 9.5 | 14 | | | 1 | Data output valid time | Voltage Range 1 | | 5 | 8.5 | | | t <sub>vf(OUT)</sub> | on falling edge | Voltage Range 2 | - | 15 | 19 | | | 1 | Data output hold time | Voltage Range 1 | 3.5 | - | | | | t <sub>hr(OUT)</sub> | on rising edge | Voltage Range 2 | 8 | - | - | | | 1 | Data output hold time | Voltage Range 1 | 3.5 | - | | | | t <sub>hf(OUT)</sub> | on falling edge | Voltage Range 2 | 13 | - | - | | <sup>1.</sup> Guaranteed by characterization results. $t_{(\mathsf{CK})}$ $t_{\text{w}(\text{CKH})}$ $t_{\text{w}(\text{CKL})}$ $t_{\text{f(CK)}}$ Clock t<sub>v(OUT)</sub> $\overset{t_{h(OUT)}}{\longleftrightarrow}$ Data output D0 D1 D2 $t_{\text{s}(\text{IN})}$ $t_{h(IN)} \\$ Data input D0 D1 D2 MSv36878V1 Figure 34. Quad SPI timing diagram - SDR mode #### **SAI** characteristics Unless otherwise specified, the parameters given in *Table 88* for SAI are derived from tests performed under the ambient temperature, $f_{PCLKx}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 23: General operating conditions*, with the following configuration: - Output speed is set to OSPEEDRy[1:0] = 10 - Capacitive load C = 30 pF - Measurement points are done at CMOS levels: 0.5 x V<sub>DD</sub> Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (CK,SD,FS). Table 88. SAI characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------|------------------------------------|-----------------------------------------------------------------------|-----|------|------| | f <sub>MCLK</sub> | SAI Main clock output | - | - | 50 | MHz | | | | Master transmitter<br>2.7 ≤ V <sub>DD</sub> ≤ 3.6<br>Voltage Range 1 | - | 18.5 | | | | | Master transmitter<br>1.71 ≤ V <sub>DD</sub> ≤ 3.6<br>Voltage Range 1 | - | 12.5 | | | | | Master receiver<br>Voltage Range 1 | - | 25 | | | f <sub>CK</sub> | SAI clock frequency <sup>(2)</sup> | Slave transmitter<br>2.7 ≤ V <sub>DD</sub> ≤ 3.6<br>Voltage Range 1 | - | 22.5 | MHz | | | | Slave transmitter<br>$1.71 \le V_{DD} \le 3.6$<br>Voltage Range 1 | - | 14.5 | | | | | Slave receiver<br>Voltage Range 1 | - | 25 | | | | | Voltage Range 2 | - | 12.5 | | | | FS valid time | Master mode $2.7 \le V_{DD} \le 3.6$ | - | 22 | 20 | | t <sub>v(FS)</sub> | rs valid time | Master mode<br>1.71 ≤ V <sub>DD</sub> ≤ 3.6 | - | 40 | ns | | t <sub>h(FS)</sub> | FS hold time | Master mode | 10 | - | ns | | t <sub>su(FS)</sub> | FS setup time | Slave mode | 1 | - | ns | | t <sub>h(FS)</sub> | FS hold time | Slave mode | 2 | - | ns | | t <sub>su(SD_A_MR)</sub> | Data input setup time | Master receiver | 2 | - | ns | | t <sub>su(SD_B_SR)</sub> | Data input setup time | Slave receiver | 1.5 | - | 113 | | t <sub>h(SD_A_MR)</sub> | Data input hold time | Master receiver | 5 | - | ns | | t <sub>h(SD_B_SR)</sub> | Data input noid time | Slave receiver | 2.5 | - | 113 | DS11910 Rev 4 173/201 Table 88. SAI characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------|-----|-----|------| | t | Slave transmitter (after enable edge) $2.7 \le V_{DD} \le 3.6$ | | - | 22 | ns | | <sup>t</sup> v(SD_B_ST) | Data output valid time | Slave transmitter (after enable edge)<br>1.71 ≤ V <sub>DD</sub> ≤ 3.6 | ı | 34 | 113 | | t <sub>h(SD_B_ST)</sub> | Data output hold time | Slave transmitter (after enable edge) | 10 | - | ns | | 4 | Data output valid time | Master transmitter (after enable edge) $2.7 \le V_{DD} \le 3.6$ | - | 27 | ns | | t <sub>v</sub> (SD_A_MT) | | Master transmitter (after enable edge) $1.71 \le V_{DD} \le 3.6$ | - | 40 | 113 | | t <sub>h(SD_A_MT)</sub> | Data output hold time | Master transmitter (after enable edge) | 10 | - | ns | - 1. Guaranteed by characterization results. - 2. APB clock frequency must be at least twice SAI clock frequency. Figure 36. SAI master timing waveforms Figure 37. SAI slave timing waveforms #### **SDMMC** characteristics Unless otherwise specified, the parameters given in *Table 89* for SDIO are derived from tests performed under the ambient temperature, $f_{PCLKx}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 23: General operating conditions*, with the following configuration: - Output speed is set to OSPEEDRy[1:0] = 11 - Capacitive load C = 30 pF - Measurement points are done at CMOS levels: 0.5 x V<sub>DD</sub> Refer to Section 6.3.14: I/O port characteristics for more details on the input/output characteristics. Table 89. SD / MMC dynamic characteristics, $V_{DD}$ =2.7 V to 3.6 $V^{(1)}$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | |---------------------|-----------------------------------------------------|--------------------------|-----|-----|-----|------|--|--|--| | f <sub>PP</sub> | Clock frequency in data transfer mode | - | 0 | - | 50 | MHz | | | | | - | SDIO_CK/fPCLK2 frequency ratio | - | - | - | 4/3 | - | | | | | t <sub>W(CKL)</sub> | Clock low time | f <sub>PP</sub> = 50 MHz | 8 | 10 | - | ns | | | | | t <sub>W(CKH)</sub> | Clock high time | f <sub>PP</sub> = 50 MHz | 8 | 10 | - | ns | | | | | CMD, D inpu | ts (referenced to CK) in MMC and SD H | S mode | | | | | | | | | t <sub>ISU</sub> | Input setup time HS | f <sub>PP</sub> = 50 MHz | 3.5 | - | - | ns | | | | | t <sub>IH</sub> | Input hold time HS | f <sub>PP</sub> = 50 MHz | 2.5 | - | - | ns | | | | | CMD, D outp | uts (referenced to CK) in MMC and SD | HS mode | | | | | | | | | t <sub>OV</sub> | Output valid time HS | f <sub>PP</sub> = 50 MHz | - | 12 | 13 | ns | | | | | t <sub>OH</sub> | Output hold time HS | f <sub>PP</sub> = 50 MHz | 10 | - | - | ns | | | | | CMD, D inpu | CMD, D inputs (referenced to CK) in SD default mode | | | | | | | | | | t <sub>ISUD</sub> | Input setup time SD | f <sub>PP</sub> = 50 MHz | 3.5 | - | - | ns | | | | | t <sub>IHD</sub> | Input hold time SD | f <sub>PP</sub> = 50 MHz | 3 | - | - | ns | | | | DS11910 Rev 4 175/201 Table 89. SD / MMC dynamic characteristics, $V_{DD}$ =2.7 V to 3.6 $V^{(1)}$ (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|-----------------------------------------|--------------------------|-----|-----|-----|------| | CMD, D outp | uts (referenced to CK) in SD default mo | ode | | | | | | t <sub>OVD</sub> | Output valid default time SD | f <sub>PP</sub> = 50 MHz | - | 2 | 3 | ns | | t <sub>OHD</sub> | Output hold default time SD | f <sub>PP</sub> = 50 MHz | 0 | - | - | ns | <sup>1.</sup> Guaranteed by characterization results. Table 90. eMMC dynamic characteristics, $V_{DD}$ = 1.71 V to 1.9 $V^{(1)(2)}$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | |------------------------------------------------|-----------------------------------------------|--------------------------|-----|------|-----|------|--|--| | f <sub>PP</sub> | Clock frequency in data transfer mode | - | 0 | - | 50 | MHz | | | | - | SDIO_CK/f <sub>PCLK2</sub> frequency ratio | - | - | - | 4/3 | - | | | | t <sub>W(CKL)</sub> | Clock low time | f <sub>PP</sub> = 50 MHz | 8 | 10 | - | ns | | | | t <sub>W(CKH)</sub> | Clock high time | f <sub>PP</sub> = 50 MHz | 8 | 10 | - | ns | | | | CMD, D input | CMD, D inputs (referenced to CK) in eMMC mode | | | | | | | | | t <sub>ISU</sub> | Input setup time HS | f <sub>PP</sub> = 50 MHz | 0 | - | - | ns | | | | t <sub>IH</sub> | Input hold time HS | f <sub>PP</sub> = 50 MHz | 1.5 | - | - | ns | | | | CMD, D outputs (referenced to CK) in eMMC mode | | | | | | | | | | t <sub>OV</sub> | Output valid time HS | f <sub>PP</sub> = 50 MHz | ı | 13.5 | 15 | ns | | | | t <sub>OH</sub> | Output hold time HS | f <sub>PP</sub> = 50 MHz | 9 | - | - | ns | | | <sup>1.</sup> Guaranteed by characterization results. Figure 38. SDIO high-speed mode 577 <sup>2.</sup> $C_{LOAD} = 20pF$ . Figure 39. SD default mode ### CAN (controller area network) interface Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (CAN\_TX and CAN\_RX). 177/201 Package information STM32L451xx # 7 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK® is an ST trademark. # 7.1 LQFP100 package information 1. Drawing is not to scale. Table 91. LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package mechanical data | moonamou. wata | | | | | | | |----------------|-------------|-----|-----------------------|--------|-----|--------| | Symbol | millimeters | | inches <sup>(1)</sup> | | | | | | Min | Тур | Max | Min | Тур | Max | | А | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | STM32L451xx Package information Table 91. LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package mechanical data (continued) | Symbol | millimeters | | | inches <sup>(1)</sup> | | | | |--------|-------------|--------|--------|-----------------------|--------|--------|--| | | Min | Тур | Max | Min | Тур | Max | | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | | D | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | | D1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | | D3 | - | 12.000 | - | - | 0.4724 | - | | | E | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | | E1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | | E3 | - | 12.000 | - | - | 0.4724 | - | | | е | - | 0.500 | - | - | 0.0197 | - | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | | L1 | - | 1.000 | - | - | 0.0394 | - | | | k | 0.0° | 3.5° | 7.0° | 0.0° | 3.5° | 7.0° | | | ccc | - | - | 0.080 | - | - | 0.0031 | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 41. LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat recommended footprint 1. Dimensions are expressed in millimeters. Package information STM32L451xx ### **Device marking** The following figure gives an example of topside marking orientation versus pin 1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 42. LQFP100 marking (package top view) 1. Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. ## 7.2 UFBGA100 package information Figure 43. UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package outline 1. Drawing is not to scale. Table 92. UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package mechanical data | Symbol | | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------|-------------|-------|--------|-----------------------|--------|--| | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | | | Α | - | - | 0.600 | - | - | 0.0236 | | | A1 | - | - | 0.110 | - | - | 0.0043 | | | A2 | - | 0.450 | - | - | 0.0177 | - | | | A3 | - | 0.130 | - | - | 0.0051 | 0.0094 | | | A4 | - | 0.320 | - | - | 0.0126 | - | | | b | 0.240 | 0.290 | 0.340 | 0.0094 | 0.0114 | 0.0134 | | | D | 6.850 | 7.000 | 7.150 | 0.2697 | 0.2756 | 0.2815 | | | D1 | - | 5.500 | - | - | 0.2165 | - | | | Е | 6.850 | 7.000 | 7.150 | 0.2697 | 0.2756 | 0.2815 | | | E1 | - | 5.500 | - | - | 0.2165 | - | | | е | - | 0.500 | - | - | 0.0197 | - | | | Z | - | 0.750 | - | - | 0.0295 | - | | | Table 92. UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid | |------------------------------------------------------------------------------------| | array package mechanical data (continued) | | Comple of | millimeters | | inches <sup>(1)</sup> | | | | |-----------|-------------|------|-----------------------|------|------|--------| | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | | ddd | - | - | 0.080 | - | - | 0.0031 | | eee | - | - | 0.150 | - | - | 0.0059 | | fff | - | - | 0.050 | - | - | 0.0020 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 44. UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package recommended footprint Table 93. UFBGA100 recommended PCB design rules (0.5 mm pitch BGA) | Dimension | Recommended values | |-------------------|-------------------------------------------------------------------| | Pitch | 0.5 | | Dpad | 0.280 mm | | Dsm | 0.370 mm typ. (depends on the solder mask registration tolerance) | | Stencil opening | 0.280 mm | | Stencil thickness | Between 0.100 mm and 0.125 mm | #### **Device marking** The following figure gives an example of topside marking orientation versus ball A1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 45. UFBGA100 marking (package top view) 1. Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. # 7.3 LQFP64 package information Figure 46. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline 1. Drawing is not to scale. Table 94. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package mechanical data | | | millimeters | - | inches <sup>(1)</sup> | | | |--------|-------|-------------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | D | - | 12.000 | - | - | 0.4724 | - | | D1 | - | 10.000 | - | - | 0.3937 | - | | D3 | - | 7.500 | - | - | 0.2953 | - | | E | - | 12.000 | - | - | 0.4724 | - | | E1 | - | 10.000 | - | - | 0.3937 | - | | Comple of | | millimeters | | | inches <sup>(1)</sup> | | | |-----------|-------|-------------|-------|--------|-----------------------|--------|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | E3 | - | 7.500 | - | - | 0.2953 | - | | | е | - | 0.500 | - | - | 0.0197 | - | | | K | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | | L1 | - | 1.000 | - | - | 0.0394 | - | | | CCC | - | - | 0.080 | - | - | 0.0031 | | Table 94. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package mechanical data (continued) <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 47. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package recommended footprint 1. Dimensions are expressed in millimeters. ## **Device marking** The following figure gives an example of topside marking orientation versus pin 1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 48. LQFP64 marking (package top view) 1. Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. ## 7.4 UFBGA64 package information Figure 49. UFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch ultra profile fine pitch ball grid array package outline 1. Drawing is not to scale. **47**/ STM32L451xx Package information Table 95. UFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch ultra profile fine pitch ball grid array package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | 0.460 | 0.530 | 0.600 | 0.0181 | 0.0209 | 0.0236 | | A1 | 0.050 | 0.080 | 0.110 | 0.0020 | 0.0031 | 0.0043 | | A2 | 0.400 | 0.450 | 0.500 | 0.0157 | 0.0177 | 0.0197 | | A3 | 0.080 | 0.130 | 0.180 | 0.0031 | 0.0051 | 0.0071 | | A4 | 0.270 | 0.320 | 0.370 | 0.0106 | 0.0126 | 0.0146 | | b | 0.170 | 0.280 | 0.330 | 0.0067 | 0.0110 | 0.0130 | | D | 4.850 | 5.000 | 5.150 | 0.1909 | 0.1969 | 0.2028 | | D1 | 3.450 | 3.500 | 3.550 | 0.1358 | 0.1378 | 0.1398 | | E | 4.850 | 5.000 | 5.150 | 0.1909 | 0.1969 | 0.2028 | | E1 | 3.450 | 3.500 | 3.550 | 0.1358 | 0.1378 | 0.1398 | | е | - | 0.500 | - | - | 0.0197 | - | | F | 0.700 | 0.750 | 0.800 | 0.0276 | 0.0295 | 0.0315 | | ddd | - | - | 0.080 | - | - | 0.0031 | | eee | - | - | 0.150 | - | - | 0.0059 | | fff | - | - | 0.050 | - | - | 0.0020 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 50. UFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch ultra profile fine pitch ball grid array package recommended footprint Table 96. UFBGA64 recommended PCB design rules (0.5 mm pitch BGA) | Dimension | Recommended values | | | |-----------------|------------------------------------------------------------------|--|--| | Pitch | 0.5 | | | | Dpad | 0.280 mm | | | | | 0.370 mm typ. (depends on the soldermask registration tolerance) | | | | Stencil opening | 0.280 mm | | | Table 96. UFBGA64 recommended PCB design rules (0.5 mm pitch BGA) (continued) | Dimension | Recommended values | | | |-------------------|-------------------------------|--|--| | Stencil thickness | Between 0.100 mm and 0.125 mm | | | | Pad trace width | 0.100 mm | | | ## **Device marking** The following figure gives an example of topside marking orientation versus ball A1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Product identification<sup>(1)</sup> L 4 5 1 RE I L Y W W Pin 1 identifier MSv43823V1 Figure 51. UFBGA64 marking (package top view) 1. Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. ## 7.5 WLCSP64 package information Figure 52. WLCSP64 - 64-ball, 3.357x3.657 mm 0.4 mm pitch wafer level chip scale package outline 1. Dimensions are expressed in millimeters. Table 97. WLCSP64 - 64-ball, 3.357x3.657 mm 0.4 mm pitch wafer level chip scale mechanical data | Symbol | | millimeters | | inches <sup>(1)</sup> | | | |--------|-------|-------------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | 0.525 | 0.555 | 0.585 | 0.0207 | 0.0219 | 0.0230 | | A1 | - | 0.175 | - | - | 0.0069 | - | | A2 | - | 0.380 | - | - | 0.0150 | - | | A3 | - | 0.025 | - | - | 0.0010 | - | | b | 0.220 | 0.250 | 0.280 | 0.0087 | 0.0098 | 0.0110 | | D | 3.322 | 3.357 | 3.392 | 0.1308 | 0.1322 | 0.1335 | | E | 3.622 | 3.657 | 3.692 | 0.1426 | 0.1440 | 0.1454 | | е | - | 0.400 | - | - | 0.0157 | - | | e1 | - | 2.800 | - | - | 0.1102 | - | | e2 | - | 2.800 | - | - | 0.1102 | - | | F | - | 0.278 | - | - | 0.0109 | - | | G | - | 0.428 | - | - | 0.0169 | - | | aaa | - | - | 0.100 | - | - | 0.0039 | | bbb | - | - | 0.100 | - | - | 0.0039 | | ccc | - | - | 0.100 | - | - | 0.0039 | | ddd | - | - | 0.050 | - | - | 0.0020 | | eee | - | - | 0.050 | - | - | 0.0020 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 53. WLCSP64 - 64-pin, 3.357x3.657 mm 0.4 mm pitch wafer level chip scale recommended footprint <sup>1.</sup> Dimensions are expressed in millimeters. Table 98. WLCSP64 recommended PCB design rules (0.4 mm pitch) | Dimension | Recommended values | |-------------------|------------------------------------------------------------------| | Pitch | 0.4 mm | | Dpad | 0.225 mm | | Dsm | 0.290 mm typ. (depends on the soldermask registration tolerance) | | Stencil opening | 0.250 mm | | Stencil thickness | 0.100 mm | #### **Device marking** The following figure gives an example of topside marking orientation versus ball A1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 54. WLCSP64 marking (package top view) 1. Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. # 7.6 UFQFPN48 package information Figure 55. UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package outline - 1. Drawing is not to scale. - 2. All leads/pads should also be soldered to the PCB to improve the lead/pad solder joint life. - 3. There is an exposed die pad on the underside of the UFQFPN package. It is recommended to connect and solder this back-side pad to PCB ground. Table 99. UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package mechanical data | Council of | millimeters | | | inches <sup>(1)</sup> | | | |------------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | 0.500 | 0.550 | 0.600 | 0.0197 | 0.0217 | 0.0236 | | A1 | 0.000 | 0.020 | 0.050 | 0.0000 | 0.0008 | 0.0020 | | D | 6.900 | 7.000 | 7.100 | 0.2717 | 0.2756 | 0.2795 | | E | 6.900 | 7.000 | 7.100 | 0.2717 | 0.2756 | 0.2795 | | D2 | 5.500 | 5.600 | 5.700 | 0.2165 | 0.2205 | 0.2244 | | E2 | 5.500 | 5.600 | 5.700 | 0.2165 | 0.2205 | 0.2244 | | L | 0.300 | 0.400 | 0.500 | 0.0118 | 0.0157 | 0.0197 | | Т | - | 0.152 | - | - | 0.0060 | - | | b | 0.200 | 0.250 | 0.300 | 0.0079 | 0.0098 | 0.0118 | | е | - | 0.500 | - | - | 0.0197 | - | | ddd | - | - | 0.080 | - | - | 0.0031 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 56. UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package recommended footprint <sup>1.</sup> Dimensions are expressed in millimeters. #### **Device marking** The following figure gives an example of topside marking orientation versus pin 1 identifier location. 193/201 Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 57. UFQFPN48 marking (package top view) 1. Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. STM32L451xx Package information ## 7.7 Thermal characteristics The maximum chip-junction temperature, $T_J$ max, in degrees Celsius, may be calculated using the following equation: $$T_J \max = T_A \max + (P_D \max x \Theta_{JA})$$ #### Where: - T<sub>A</sub> max is the maximum ambient temperature in °C, - Θ<sub>JA</sub> is the package junction-to-ambient thermal resistance, in °C/W, - $P_D$ max is the sum of $P_{INT}$ max and $P_{I/O}$ max ( $P_D$ max = $P_{INT}$ max + $P_{I/O}$ max), - P<sub>INT</sub> max is the product of all I<sub>DDXXX</sub> and V<sub>DDXXX</sub>, expressed in Watts. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins where: $$P_{I/O}$$ max = $\Sigma (V_{OL} \times I_{OL}) + \Sigma ((V_{DDIOx} - V_{OH}) \times I_{OH})$ , taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. | Symbol | Parameter | Value | Unit | |-----------------------|----------------------------------------------------------------------------|-------|------| | $\Theta_{ extsf{JA}}$ | Thermal resistance junction-ambient<br>LQFP100 - 14 × 14 mm / 0.5 mm pitch | 56 | °C/W | | | Thermal resistance junction-ambient UFBGA100 - 7 × 7 mm / 0.5 mm pitch | 75 | | | | Thermal resistance junction-ambient LQFP64 - 10 × 10 mm / 0.5 mm pitch | 58 | | | | Thermal resistance junction-ambient<br>UFBGA64 - 5 × 5 mm / 0.5 mm pitch | 65 | | | | Thermal resistance junction-ambient WLCSP64 3.141 x 3.127 / 0.35 mm pitch | 53 | | | | Thermal resistance junction-ambient UFQFPN48 - 7 × 7 mm / 0.5 mm pitch | 29 | | Table 100. Package thermal characteristics #### 7.7.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org ## 7.7.2 Selecting the product temperature range When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Section 8: Ordering information*. Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature. As applications do not commonly use the STM32L451xx at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application. DS11910 Rev 4 195/201 The following examples show how to calculate the temperature range needed for a given application. #### **Example 1: High-performance application** Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 75 °C (measured according to JESD51-2), $I_{DDmax}$ = 50 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V and maximum 8 I/Os used at the same time in output at low level with $I_{OL}$ = 20 mA, $V_{OL}$ = 1.3 V $P_{INTmax}$ = 50 mA × 3.5 V= 175 mW $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} + 8 \times 20 \text{ mA} \times 1.3 \text{ V} = 272 \text{ mW}$ This gives: P<sub>INTmax</sub> = 175 mW and P<sub>IOmax</sub> = 272 mW: $P_{Dmax} = 175 + 272 = 447 \text{ mW}$ Using the values obtained in Table 100 T<sub>Jmax</sub> is calculated as follows: For LQFP64, 58 °C/W $T_{Jmax}$ = 75 °C + (58 °C/W × 447 mW) = 75 °C + 25.926 °C = 100.926 °C This is within the range of the suffix 6 version parts ( $-40 < T_J < 105$ °C) see Section 8: Ordering information. In this case, parts must be ordered at least with the temperature range suffix 6 (see Part numbering). Note: With this given $P_{Dmax}$ we can find the $T_{Amax}$ allowed for a given device temperature range (order code suffix 6 or 3). Suffix 6: $$T_{Amax} = T_{Jmax}$$ - $(58^{\circ}C/W \times 447 \text{ mW}) = 105-25.926 = 79.074 ^{\circ}C$ Suffix 3: $T_{Amax} = T_{Jmax}$ - $(58^{\circ}C/W \times 447 \text{ mW}) = 130-25.926 = 104.074 ^{\circ}C$ ## **Example 2: High-temperature application** Using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature $T_J$ remains within the specified range. Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 100 °C (measured according to JESD51-2), $I_{DDmax}$ = 20 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V $P_{INTmax}$ = 20 mA × 3.5 V= 70 mW $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} = 64 \text{ mW}$ This gives: $P_{INTmax} = 70 \text{ mW}$ and $P_{IOmax} = 64 \text{ mW}$ : $P_{Dmax} = 70 + 64 = 134 \text{ mW}$ Thus: P<sub>Dmax</sub> = 134 mW Using the values obtained in *Table 100* T<sub>Jmax</sub> is calculated as follows: For LQFP64, 58 °C/W $T_{Jmax}$ = 100 °C + (58 °C/W × 134 mW) = 100 °C + 7.772 °C = 107.772 °C This is above the range of the suffix 6 version parts ( $-40 < T_{.l} < 105$ °C). In this case, parts must be ordered at least with the temperature range suffix 3 (see Section 8: Ordering information) unless we reduce the power dissipation in order to be able to use suffix 6 parts. Refer to *Figure 58* to select the required temperature range (suffix 6 or 3) according to your ambient temperature or power requirements. Ordering information STM32L451xx # 8 Ordering information xxx = programmed parts Table 101. STM32L451xx ordering information scheme For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office. STM32L451xx Revision history # 9 Revision history Table 102. Document revision history | Date | Revision | Changes | | |-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 21-Apr-2017 | 1 | Initial release. | | | 05-May-2017 | 2 | Updated some power consumptions on cover page. Added Table 4: STM32L451xx modes overview. Updated Table 35: Current consumption in Stop 2 mode. Updated Table 36: Current consumption in Stop 1 mode. Updated Table 38: Current consumption in Standby mode. Updated Table 67: ADC characteristics. Update note below Figure 29: Typical connection diagram using the ADC. | | | 26-May-2017 | 3 | Added missing LPUART communication interface on cover page. Fixed OPAMP index in <i>Table 4: STM32L451xx modes overview</i> . Replaced RAM2 by SRAM2 in <i>Section 3.9.3: Voltage regulator</i> and <i>Section 3.9.4: Low-power modes</i> . Updated <i>Section 3.7: Boot modes</i> . Added <i>Table 10: DFSDM1 implementation</i> . Updated <i>Table 61: I/O static characteristics</i> . Updated <i>Section 7.2: UFBGA100 package information</i> . | | | 21-May-2018 | 4 | Updated DAC terminology in all the document for clarification: single DAC instance (= DAC1) with 2 output channels. Added ECOPACK2® information in Features. Updated LPUART bullet in Features. Updated Section 3.9.1: Power supply schemes. Added Figure 3: Power-up/down sequence. Added DFSDM1 in Table 6: STM32L451xx peripherals interconnect matrix. Updated Clock-out capability in Section 3.11: Clocks and startup. Updated Figure 4: Clock tree. Updated Section 3.14.1: Nested vectored interrupt controller (NVIC). Removed a footnote in Table 16: STM32L451xx pin definitions. Updated Section 6.3.2: Operating conditions at power-up / power-down. Updated A <sub>Coeff</sub> in Table 26: Embedded internal voltage reference. Updated Table 41: Peripheral current consumption. | | Revision history STM32L451xx Table 102. Document revision history (continued) | Date | Revision | Changes | |-------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 21-May-2018 | 4<br>(continued) | Added Section 6.3.16: Extended interrupt and event controller input (EXTI) characteristics. Updated Table 61: I/O static characteristics. Updated Table 73: DAC characteristics. | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2018 STMicroelectronics - All rights reserved DS11910 Rev 4 201/201